

### DESCRIPTION

The PT16752 is a Headlight LED controller for automotive with high accuracy peak current mode. The device implements a fixed-frequency peak current mode control technique with programmable switching frequency, slope compensation, and soft-start timing. A unique spreadspectrum modulation (SSM) can reduce emission (EMI) at the switching frequency and its harmonics.

The controller is designed to support a range of step-up or step-down driver topologies. It incorporates a high voltage (65V) rail-to-rail current sense amplifier that can directly measure LED current using a high-side series sense resistor. The amplifier is designed to achieve low input offset voltage and attain better than  $\pm 4\%$  LED current accuracy over junction temperature range of -40°C to 140°C and output voltage range of 3V to 65V.

This LED controller can independently modulate LED current using either analog or PWM dimming techniques (PT16752 only). Linear analog dimming response with 15:1 range is obtained by varying the voltage from 286mV to 2.29V across the high impedance analog adjust (IADJ) input. PWM dimming of LED current is achieved by modulating the DIM input pin with the desired duty cycle. PDRV gate driver output can be used to enable series FET dimming functionality to get over 1000:1 contrast ratio (f<sub>PWM</sub>=400Hz).

The PT16752 supports continuous LED status check through the current monitor (IMON) output. It also includes an open drain fault indicator output to indicate LED overcurrent, output overvoltage and output under-voltage conditions.

# **APPLICATIONS**

- Automotive High(Low) Beam Application
- Automotive Daytime Running Lights
- Automotive Position Lights
- LED General Lighting Applications
- Exit Signs and Emergency Lighting

### **FEATURES**

- Automotive AEC-Q100, Grade 1 (-40<sup>°</sup>C ~+125<sup>°</sup>C) Qualified
- Input Voltage: 4.5V to 65V
- Output Voltage Range: 3V to 65V
- Low Input Offset Rail-to-Rail Current Sense Amplifier

   Better than ±4% LED Current Accuracy over -40°C
   to 140°C Junction Temperature Range
   High-Side Current Sense
- High-Impedance Analog LED Current Adjust Input (IADJ) With over 15:1 Contrast Ratio
- Integrated P-Channel MOSFET Driver for LED PWM Dimming, Compatible with Direct PWM Input with over 1000:1 Dimming Range (f<sub>PWM</sub>=400Hz).
- Spread Spectrum Modulation for Improved EMI
- Continuous LED Current Monitor Output for System
   Fault Detection
- Programmable Switching Frequency with External Clock Synchronization Capability
- Programmable Soft-Start
- Comprehensive Fault Protection Circuitry Including VCC Under-Voltage Lockout (UVLO), Output Overvoltage Protection (OVP), Output Under-voltage Protection (UVP), Cycle-by-Cycle Switch Current Limit, Output over current protection and Thermal Protection.

### TYPICAL APPLICATION



| DES  | CRIPTION                                        | . 1 |
|------|-------------------------------------------------|-----|
| APPL | LICATIONS                                       | . 1 |
| FEAT | rures                                           | . 1 |
| TYPI | CAL APPLICATION                                 | . 1 |
| 1.   | Order information                               | . 3 |
| 2.   | PIN CONFIGURATION                               | . 3 |
| 3.   | PIN DESCRIPTION                                 | . 3 |
| 4.   | Functional Block Diagram                        | . 5 |
| 5.   | function description                            | . 6 |
| 5.1  | Overview                                        | . 6 |
| 5.2  | VREG5 and VCC supply                            | . 6 |
| 5.3  | Oscillator                                      | . 6 |
| 5.4  | Soft-Start                                      | .7  |
| 5.5  | Spread Spectrum Modulation                      | . 8 |
| 5.6  | Transconductance Error Amplifier                | . 8 |
| 5.7  | Current Monitor Output                          | . 9 |
| 5.8  | Analog Adjust Input                             | . 9 |
| 5.9  | DIM(EN) Input                                   | . 9 |
| 5.10 | Rail-to-Rail Current Sense Amplifier            | 11  |
| 5.11 | Output Overvoltage and short-circuit Protection | 11  |
| 5.12 | Slope Compensation                              | 12  |
| 5.13 | Switch Current Sense                            | 12  |
| 5.14 | Gate Driver                                     | 13  |
| 5.15 | Fault Indicator                                 | 13  |
| 5.16 | Hiccup Mode Short-circuit Protection            | 14  |
| 5.17 | Fault Indication Mode                           | 15  |
| 5.18 | Thermal Protection                              | 15  |
| 6.   | Absolute Maximum Ratings                        | 16  |
| 7.   | ESD Ratings                                     | 16  |
| 8.   | Recommended Operating Conditions                | 16  |
| 9.   | Thermal Information                             | 16  |
| 10.  | Electrical Characteristics                      | 17  |
| 11.  | Design guide                                    | 20  |
| /    | Application Circuit                             | 20  |
| [    | Design Procedure                                | 22  |
| 12.  | PACKAGE INFORMATION                             | 29  |
| IMPC | DRTANT NOTICE                                   | 30  |



## **1. ORDER INFORMATION**

| Part Number | Package        | Top Code   | PWM Dimming |
|-------------|----------------|------------|-------------|
| PT16752     | 20-Pin, HTSSOP | PT16752    | Yes         |
| PT16752-HT  | 20-Pin, HTSSOP | PT16752-HT | No          |

# **2. PIN CONFIGURATION**





## **3. PIN DESCRIPTION**

| PIN Name | I/O                                                                                                                                                                                        | Description                                                                                                                                                                                                                        | PIN<br>NO. |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| VIN      |                                                                                                                                                                                            | Supply voltage input. Bypass with a low-pass filter using a series $10\Omega$ resistor and $100nF$ capacitor connected to GND. Locate the capacitor close to the VIN pin.                                                          | 1          |
| VREG5    | <ul> <li>VREG5</li> <li> Support 5V reference voltage. Locally decouple to GND using a ceramic capacitor (with a value between 2.2µF and 4.7µF) located close to the VREG5 pin.</li> </ul> |                                                                                                                                                                                                                                    | 2          |
| /FLT     | 0                                                                                                                                                                                          | Open-drain fault indicator. Connect to VREG5 with a resistor to create active <b>low</b> fault signal output. Internal LED short circuit protection and auto-restart timer can enabled by directly connecting the pin to SS input. | 3          |
| SS       | I/O                                                                                                                                                                                        | Programmable soft-start pin. Connect a capacitor to GND to set the start-<br>up time. Short this pin to GND to disable the switching.                                                                                              | 4          |
| SSM      | I/O                                                                                                                                                                                        | Spread spectrum modulation frequency programming pin. Connect a capacitor to GND to set the spread spectrum modulating frequency. Short this pin to GND to disable spread spectrum modulation function.                            | 5          |
| RT/SYNC  | I/O                                                                                                                                                                                        | Programmable oscillator frequency pin. Connect a resistor to GND to set<br>the switching frequency. Connect a 100pF capacitor series to this pin to<br>synchronize the internal oscillator from an external clock pulse.           | 6          |
| COMP     | COMP         I/O         Error amplifier compensation. Connect compensation network to achieve desired closed loop response.                                                               |                                                                                                                                                                                                                                    | 7          |
| IMON     | 0                                                                                                                                                                                          | LED current report pin. The LED current sensed by CSP/CSN input is reported as $14.3 \times I_{\text{LED}} \times R_{\text{CS}}$ . Bypass with a 1nF ceramic capacitor to GND.                                                     | 8          |



#### PIN DESCRIPTION (continued)

| PIN Name       | I/O | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | PIN<br>NO.     |
|----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| IADJ           | I   | Reference voltage input for LED current. To implement analog dimming, source external voltage from 286mV to 2.29V to this pin, and the current sense voltage: $V_{(CSP-CSN)} = V_{IADJ}/14.3$ . If IADJ input voltage is higher than internal clamp voltage, the reference voltage would be clamped to 2.4V(typ.). This internal clamp voltage is not recommended to use as a reference voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 9              |
| DIM/EN         | I   | LED dimming input. Supports analog or direct PWM signal input. A direct PWM dimming signal can be applied to control the LED current duty cycle and frequency when the PWM generator disabled. The analog or PWM command is used to generate an internal PWM signal that controls the GDRV and PDRV outputs. Setting the internal PWM signal to logic level low, turns off switching, idles the oscillator, disconnects the COMP pin, and sets PDRV to V <sub>CSP</sub> . Connect to VREG5 when not used for PWM dimming. The analog dimming signal (1.04~2.94V) is compared to the internal PWM generator triangle waveform to set LED current duty cycle between 0% and 100%. Globe enable input (PT16752-HT only), setting input signal to logic-high, turns on the PDRV and GDRV drivers. The logic-high level threshold is set by N-INV pin. | 10             |
| GPWM/<br>N-INV | I/O | Internal PWM generator input. Connect a capacitor to GND to set the triangle wave frequency. Connect a $250k\Omega$ resistor to GND to disable the PWM generator and to set a fixed reference for direct external PWM dimming input or enable input (PT16752-HT only). Do not allow this pin to float.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 11             |
| PDRV/NC        | 0   | Series dimming P-channel FET gate driver output. Connect to gate of external P-channel MOSFET to implement series PWM dimming. This pin is not connected for PT16752-HT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 12             |
| CSN            | I   | Current sense amplifier negative input (–). Connect directly to the negative node of LED current sense resistor R <sub>cs</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 13             |
| CSP            | Ι   | Current sense amplifier positive input (+). Connect directly to the positive node of LED current sense resistor R <sub>cs</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 14             |
| OVP            | I   | Overvoltage protection input. Connect resistor divider from output to GND to set overvoltage protection threshold and hysteresis.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 15             |
| SLOPE          | I/O | Slope compensation input. Connect a resistor to GND to set the desired slope compensation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 16             |
| GND            |     | Analog and Power ground connection pin. Connect to circuit ground to complete return path.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 17             |
| SCS            | I   | Switching current sense pin. Connected to switching current sense resistor, R <sub>SCS</sub> , to monitor the peak current of the main MOSFET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 18             |
| GDRV           | 0   | Gate driver output for switching MOSFET. Connect to gate of the main MOSFET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 19             |
| VCC            |     | VCC bias supply pin. Using a 2.2µF to 4.7µF ceramic capacitor located close to the controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 20             |
| Thermal<br>PAD |     | The GND pin must be connected to the exposed thermal pad for proper operation. This PAD must be connected to PCB ground plane using multiple vias for good thermal performance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Thermal<br>PAD |



### **4. FUNCTIONAL BLOCK DIAGRAM**



5



# **5. FUNCTION DESCRIPTION**

### 5.1 OVERVIEW

The PT16752 is a wide input range (4.5V to 65V) LED driver controller. It has all of the functions necessary to implement a compact and highly efficient LED driver, supports step-up or step-down converter topologies. The devices implement a fixed-frequency, peak current mode control technique to achieve constant output current and fast transient response. It incorporates a low input offset, rail-to-rail current sense amplifier that supports a wide range of output voltages (3V to 65 V) and is capable of powering the LED string consisting of 1 to 20 LEDs while maintaining better than 4% current accuracy over the operating temperature range.

The LED current sense threshold, set by the analog adjust input, IADJ, provides the capability to analog (amplitude) dim over a linear range of 15:1 by varying the voltage, V<sub>IADJ</sub>, from 286mV to 2.29V. The IADJ input provides the means to externally program LED current and facilitates calibration, brightness correction of the LEDs. High resolution and linear dimming response is achieved by varying the duty cycle of LED current based on the DIM input (PT16752 only). The PWM duty cycle can be varied from 0% to 100% by modulating the analog voltage on DIM input from 1.04V to 2.94V. The PWM dimming frequency is externally programmable and is set by the capacitor connected to GPWM input. PT16752 can also be configured to implement direct PWM dimming based on the duty cycle of external PWM signal by connecting a 250k $\Omega$  resistor across GPWM pin and GND. The input PWM signal directly controls the GDRV and PDRV drive outputs, controls the internal oscillator, and enables high-speed PWM dimming with over 1000:1 contrast ratio when using an external MOSFET placed in series with the LED load.

The PT16752 provides the instantaneous status of LED current report by the current monitor output, IMON. This feature indicates instantaneous current as a result of LED short circuit and cable harness failure. An open-drain fault indicator (/FLT) is also provided to report faults including cycle-by-cycle current limit, output overvoltage, and output undervoltage conditions. LED driver protection with auto-restart (hiccup) mode is enabled by connecting the fault pin (/FLT) to the SS pin. Other protection features include VCC undervoltage protection and thermal shutdown. A remote signal can force the device in to shutdown by pulling down on the SS pin

## 5.2 VREG5 AND VCC SUPPLY

The PT16752 incorporates a high voltage regulator (65V), generates 5V reference voltage, 7.5V VCC bias supply, and other internal reference voltages. The VREG5 voltage is internally used to generate voltage thresholds for the PWM generator circuit and to power some digital circuits. The VREG5 voltage can be used to set voltage levels for either the IADJ pin or DIM pin to set LED current or PWM dimming duty cycle. Also it can be used to bias external circuitry requiring a reference supply. Place a bypass capacitor in the range of  $2.2\mu$ F to  $4.7\mu$ F across the VREG5 output to GND to ensure proper operation.

The VCC pin is monitored to implement UVLO protection. The controller is enabled when the VCC voltage exceeds 4.3V threshold and is disabled when the voltage drops below 3.9V threshold. The UVLO comparator provides 0.4V hysteresis to avoid chatter during transitions. The UVLO thresholds are fixed internally and cannot be adjusted. The VCC supply powers the internal circuitry, GDRV driver and PDRV driver. Place a bypass capacitor in the range of 2.2µF to 4.7µF across the VCC output and GND to ensure proper operation. The regulator operates in dropout when input voltage VIN falls below 7.5V forcing VCC to be lower than VIN by 300mV for a 20mA supply current. The VCC is a regulated output of the internal regulator and cannot be driven from an external power supply.

### 5.3 OSCILLATOR

The switching frequency of PT16752 can be programmed by a single external resistor connected between the RT/SYNC pin and the GND pin. To set a desired frequency,  $f_{sw}$  (Hz), the resistor value can be calculated using:

$$R_{T} = \frac{1.432 \times 10^{10}}{(f_{sw})^{1.047}} (\Omega)$$
(1)

Figure 1 shows a graph of switching frequency versus resistance R<sub>T</sub>. It recommends a switching frequency setting between 80kHz and 700kHz for optimal performance over input and output voltage operating range and for best efficiency. Operation at higher switching frequencies requires careful selection of N-channel MOSFET characteristics as well as detailed analysis of switching losses.

Princeton Technology Corp.



Figure 1. Timing Resistance (R<sub>T</sub>) VS Switching Frequency

The internal oscillator can be synchronized by AC-coupled external clock pulse to RT/SYNC pin, shown as in Figure 2. The positive going synchronization clock at the RT/SYNC pin must exceed the RT/SYNC threshold, and the negative going synchronization clock at the RT/SYNC pin must exceed the RT/SYNC falling threshold so that the internal synchronization pulse detector can be tripped.

It recommends that the frequency of the external synchronization pulse is within  $\pm 20\%$  of the internal oscillator frequency programmed by the R<sub>T</sub> resistor. A minimum coupling capacitor of 100pF and typical pulse width of 100ns for proper synchronization are recommended. In the case where external synchronization clock is lost the internal oscillator takes control of the switching rate based on the R<sub>T</sub> resistor to maintain output current regulation. The R<sub>T</sub> resistor is always required whether the oscillator is free running or externally synchronized.



Figure 2. Oscillator Synchronization Configuration

### 5.4 SOFT-START

The PT16752 has soft-start function to help the regulator reach the steady-state operating point gradually, thus reducing startup stresses and surges. The COMP pin is clamped to the SS pin, separated by a diode, until LED current nears the regulation threshold. The voltage of SS pin increase gradually due to the internal 10µA soft-start current source on an external soft-start capacitor Css. This results in a gradual rise of the COMP voltage from GND. When VCC exceeds the UVLO threshold, the internal 10µA current source turns on. At the beginning of the soft-start sequence, the SS pull down switch is active and is released when the voltage Vss drops below 50mV. The SS pin can also be pulled down by an external switch to stop switching. When the SS pin is externally driven to enable switching, the slew-rate on the COMP pin should be controlled by choosing a compensation capacitor that avoids large startup transients. The value of Css should be large enough to charge the output capacitor during the soft-start transition period.



The soft-start time (tss) is defined as the period between power on and LED current reaches rated value. It is programmed using a capacitor, Css, from SS pin to GND. Css can be calculated as Equation 2:

$$C_{SS} = 9 \times 10^{-6} \times t_{SS} \text{ (}\mu\text{F)}$$

(2)

## 5.5 SPREAD SPECTRUM MODULATION

The PT16752 provides a frequency dithering option that is enabled by connecting a capacitor from the SSM pin to GND. A triangle waveform centered at 1V is generated across the  $C_{SSM}$  capacitor. The triangle waveform modulates the oscillator frequency by ± 15% of the nominal frequency generated by internal oscillator. The  $C_{SSM}$  capacitance value sets the rate of the low frequency modulation.

tss: s

To achieve maximum attenuation in average EMI scan set modulation frequency ranging from 100Hz to 1.2kHz. The low modulating frequency has little impact on the quasi-peak EMI scan. Set the modulation frequency to 10kHz or higher to achieve attenuation for quasi-peak EMI measurements. The modulation frequency higher than the receiver resolution bandwidth (RBW) of 9kHz only impacts the quasi-peak EMI scan and has little impact on the average measurement. The device simplifies EMI compliance by providing the means to tune the modulation frequency based on measured EMI signature. Equation 3 calculates the C<sub>SSM</sub> capacitance required to set the modulation frequency.

$$C_{\text{SSM}} = \frac{10 \text{uA}}{2 \text{ x f}_{\text{MOD}} \text{ x } 0.3 \text{V}}$$
(F) (3)

f<sub>MOD</sub>(Hz): Modulation Frequency.



Figure 3. Spread Spectrum Modulation

Connect the SSM pin to GND to disable frequency dither circuit operation. Internal frequency dithering is not supported when the devices are synchronized based on an external clock signal.

# 5.6 TRANSCONDUCTANCE ERROR AMPLIFIER

The internal transconductance amplifier generates an error signal proportional to the difference between the LED current sense feedback voltage and the external IADJ input voltage. Closed-loop regulation is achieved by connecting a compensation network to the output of the error amplifier. In most LED driver applications, a simple integral compensator consists of a capacitor across the COMP output and ground, to obtain a stable response. It recommends a capacitor value between 10nF and 100nF as a good starting point. Higher closed-loop bandwidth can be achieved by implementing a proportional-integral compensator consisting of a series resistor and a capacitor network connected across the COMP output and ground. Based on the converter topology, the compensation network should be tuned to achieve a minimum of 60° of phase margin and 10dB of gain margin.



## 5.7 CURRENT MONITOR OUTPUT

The IMON pin voltage represents the LED current measured by the rail-to-rail current sense amplifier across the external current shunt resistor. The linear relationship between the IMON voltage and LED current includes the amplifier gain-factor of 14.3 (Figure 4). The IMON output can be connected to an external microcontroller or comparator to facilitate LED open, short, or cable harness fault detection and mitigation based on programmable threshold V<sub>OCTH</sub>. The IMON voltage is internally clamped to 3.6V.





Figure 5. LED Overcurrent Protection using IMON Output

# 5.8 ANALOG ADJUST INPUT

The voltage of LED current sense resistor  $V_{CSP}$ – $V_{CSN}$ , is regulated to the analog adjust input voltage  $V_{IADJ}$ , scaled by the current sense amplifier voltage gain of 14.3. Using a resistor divider from VREG5 or a voltage source, the LED current can be linearly adjusted by varying the voltage on IADJ pin from 286mV to 2.29V. The IADJ pin can be connected to VREG5 through an external resistor to set LED current based on the 2.35V internal reference voltage. This device offers different methods to set the IADJ voltage. Figure 7 shows how the IADJ input can be used in conjunction with a NTC resistor to achieve the thermal protection. A PWM signal in conjunction with first- or second-order low-pass filter can be used to program the IADJ voltage as shown in Figure 8.



RADJ IADJ IADJ PWM Signal

Figure 6. Setting Resistor Divider From VREG5

Figure 7. Thermal Fold-back Circuit Using External NTC Resistor

Figure 8. Analog Dimming Achieved By Low-pass Filtering External PWM Signal

# 5.9 DIM(EN) INPUT

The PT16752 device incorporates a PWM generator circuit to translate analog voltage to PWM duty cycle. Connecting a capacitor from GPWM pin to GND to set the dimming frequency. The dimming frequency, f<sub>DIM</sub>, can be calculated as Equation 4:



$$f_{\text{DIM}} = \frac{10uA}{2 \times 2V \times C_{\text{DIM}}} (\text{Hz})$$
(4)

The internal PWM signal can be varied from 0% to 100% by setting the DIM pin voltage between 1.04V and 2.94V. Equation 5 describes the relationship between DIM pin voltage, V<sub>DIM</sub> and internal PWM duty cycle, D<sub>PWM</sub>.

$$D_{PWM} = \frac{V_{DIM} - 1.04}{1.9}$$
(5)



Figure 9. PWM Dimming Using Internal PWM Generator

Shown as Figure 10, the LED current also can be modulated by the external PWM input, because the device can be configured to be compatible with external PWM signal,  $V_{PWM(EXT)}$ . When use the external PWM signal directly, it is need to connect a 250k $\Omega$  (typ.) resistor from GPWM pin to GND to disable the internal triangle wave generator. In this case, the internal comparator threshold is set to 2.5V and the internal PWM duty cycle, D<sub>PWM</sub>, is controlled by the external PWM command. The GPWM pin cannot be left floating.



Figure 10. Direct PWM dimming

The GDRV and PDRV output are controlled by the internal PWM signal. Forcing the internal PWM signal in a logic low state turns off switching, parks the oscillator, disconnects the COMP pin, and sets the PDRV output to V<sub>CSP</sub> in order to maintain the charge on the compensation network and output capacitors. On the rising edge of the PWM voltage (V<sub>PWM</sub> set to logic level high), the GDRV and PDRV outputs are enabled to ramp the inductor current to the previous steady-state value. The COMP pin is connected and the error amplifier and oscillator are enabled only when the switch current sense voltage V<sub>SCS</sub> exceeds the COMP voltage, thus immediately forcing the converter into steady-state operation with minimum LED current overshoot. Connects the DIM pin to the VCC pin or VREG5 pin when dimming

function is not required. An internal pull-down resistor sets the input to logic-low and disables the device when the pin is disconnected or left floating.

PT16752-HT includes an enable input(EN). Setting input signal to logic-high, turns on the PDRV and GDRV drivers; Setting input signal to logic-low, turns off switching, idles the oscillator, disconnects the COMP pin. Connect to VREG5 when not used for enable function. An internal pull-down resistor sets the input to logic-low and disables the device when the pin is disconnected or left floating

Connects a 250k $\Omega$  (typ.) resistor from N-INV pin to GND to set the enable function threshold by internal 10uA current source generating the comparator threshold. In this case, the internal comparator threshold is set to 2.5V. The N-INV pin cannot be left floating.

### 5.10 RAIL-TO-RAIL CURRENT SENSE AMPLIFIER

Princeton Technology Corp.

The PT16752 incorporates a high voltage rail-to-rail current sense amplifier to measure the average current of LED string based on the differential voltage drop between the CSP and CSN inputs over a common mode range of 3V to 65V. The differential voltage, V<sub>CSP</sub>-V<sub>CSN</sub> is amplified by a voltage-gain factor of 14.3, and connected to the negative input of the transconductance error amplifier. Accurate LED current feedback is achieved by limiting the cumulative input offset voltage, (represented by the sum of the voltage-gain error, the intrinsic current sense offset voltage, and the transconductance error amplifier offset voltage) to less than 5mV over the recommended common-mode voltage, and temperature range.

Figure 11 shows a recommended common-mode or differential mode low-pass filter circuit, which can be used to eliminate the effects of large output current ripple and switching current spikes caused by diode reverse recovery. PT16752 recommends that the filter resistance should be between  $10\Omega$  and  $100\Omega$  to limit the additional offset caused by amplifier bias current and achieve best accuracy and line regulation.



Figure 11. Current Sense Amplifier Input Filter Options

### 5.11 OUTPUT OVERVOLTAGE AND SHORT-CIRCUIT PROTECTION

The PT16752 includes a dedicated OVP pin which can be used for either input or output overvoltage protection. This pin features a precision 1.22V threshold with 20µA of hysteresis current. The overvoltage threshold limit is set by a resistor divider network from the output terminal to GND. When the OVP pin voltage exceeds the reference threshold, the GDRV pin is immediately pulled low, the PDRV output is disabled, and the SS and COMP capacitors are discharged. The GDRV and PDRV outputs are enabled and a new startup sequence is initiated after the voltage drops below the hysteresis threshold set by the 20µA source current and the external resistor divider. The overvoltage fault threshold is calculated by equation 6:

$$V_{OV} = 1.22 \times (1 + \frac{R_{OV2}}{R_{OV1}})$$

(6)

The OVP pin also indicates a short-circuit condition when the voltage across the OVP pin and GND falls below 100 mV. In this case, the output voltage, V<sub>o</sub>, is below the undervoltage fault threshold determined based on the resistor divider connected to the OVP pin. The undervoltage fault threshold can be calculated by equation 7:

$$V_{O(UV)} = 0.1 \times (1 + \frac{R_{OV2}}{R_{OV1}})$$
(7)

### 5.12 SLOPE COMPENSATION

Princeton Technology

Peak current mode based regulators are subject to sub-harmonic oscillations for duty cycle greater than 50%. To avoid this instability problem, the control scheme is modified by the addition of an artificial ramp to the sensed switch current waveform. The slope of the artificial ramp required is dependent on the input voltage ( $V_{IN}$ ), output voltage ( $V_O$ ), inductor (L), and switch current sense resistor ( $R_{SCS}$ ). The device incorporates an adaptive slope compensation technique that modifies the slope of the artificial ramp generated based on the input voltage and output voltage measured at CSP pin ( $V_{CSP}$ ), thus greatly simplifying the design for common LED driver topologies, such as boost, buck-boost, and boost-to-battery. The magnitude of the internal ramp signal can be calculated equation 8:

$$R_{SL} = 216 \times 10^6 \times \frac{L}{R_{SCS}} (\Omega)$$
(8)

L: µH

The resistor, R<sub>SLOPE</sub> provides the flexibility to set the slope of the internal artificial ramp based on the inductance (L) and the LED driver topology. The SLOPE pin cannot be left floating.

### 5.13 SWITCH CURRENT SENSE

The SCS pin monitors the main MOSFET current to implement peak current mode control. The GDRV output duty cycle is derived by comparing the peak switch current, measured by the R<sub>SCS</sub> resistor, to the internal COMP voltage threshold. An internal slope signal, V<sub>SL</sub>, generated by slope compensation circuit is added to the measured sense voltage, V<sub>SCS</sub>, to prevent sub-harmonic oscillations for duty cycles greater than 50%. An internal blanking circuit prevents MOSFET switching current spike propagation and premature termination of duty cycle by internally shunting the SCS input for 150ns after the beginning of the new switching period. For additional noise suppression connect an external low-pass RC filter with resistor values ranging from  $100\Omega$  to  $500\Omega$  and a 1000pF capacitor. The external RC filter ensures proper operation when operating in the dropout region (VIN less than 7V).



Figure 12. Switch Current Limit Circuit

Cycle-by-cycle current limit is accomplished by a redundant internal comparator. The current limit threshold is set based on the status of internal PWM signal. The current limit threshold is set to 250mV (typ) when PWM signal is high and to 700mV (typ) when PWM signal is low. The transition between the two thresholds work in conjunction with slope compensation and the error amplifier circuit to allow for higher inductor current immediately after the PWM transition and to improve LED current transient response during PWM dimming.

The device immediately terminates the GDRV and PDRV output when the SCS input voltage, V<sub>SCS</sub>, exceeds the threshold value. Upon a current limit event, the SS and COMP pin are internally grounded to reset the state of the controller. The GDRV output is enabled after the expiration of the 35µs internal fault timer and a new start-up sequence is initiated through the SS pin. Equation 9 calculates the peak inductor current in the current limit.



$$I_{L(PK)} = \frac{250 \text{mV}}{\text{R}_{\text{SCS}}} \text{ (A)}$$

## 5.14 GATE DRIVER

The PT16752 contains a N-channel gate driver that switches the output V<sub>GDRV</sub> between VCC and GND. A peak source and sink current of 500mA allows controlled slew-rate of the MOSFET gate and drain node voltages, limiting the conducted and radiated EMI generated by switching.



Figure 13. N-Channel Gate Driver Circuit

The gate driver supply current  $I_{GDRV}$  depends on the total gate drive charge (Q<sub>G</sub>) of the MOSFET and the operating frequency of the converter,  $f_{SW}$ ,  $I_{GDRV} = Q_G x f_{SW}$ . Choose a MOSFET with a low gate charge specification to limit the junction temperature rise and switch transition losses.

It is important to consider the MOSFET threshold voltage when operating in the dropout region when the input voltage is below the VCC regulation level. It recommends a logic level device with a threshold voltage below 5V when the device is required to operate at an input voltage less than 7V.

## 5.15 FAULT INDICATOR

The PT16752 includes a fault indicator (/FLT) pin with an open-drain output to indicate fault conditions. The /FLT pin goes **LOW** under the following conditions:

- Overvoltage across the LED string (V<sub>OVP</sub>> 1.22V): GDRV and PDRV outputs are disabled, SS and COMP capacitors are discharged. A soft-start sequence is initiated once the output voltage drops below the hysteresis threshold set by the 20µA current source.
- Under voltage across the LED string (V<sub>OVP</sub> < 100mV): The /FLT pin is forced to LOW state, and is released after timer expires (36ms). Device continues to operate while in this condition.
- Overcurrent across the LED string (14.3 × V<sub>(CSP-CSN)</sub> > 1.5 × V<sub>IADJ</sub>): The /FLT pin is forced to LOW state when the LED current exceeds 1.5 times the regulation set point. The /FLT pin is released after timer expires (36ms). Device continues to operate while in this condition.
- LED string light load (PT16752-HT only) (14.3 × V<sub>(CSP-CSN)</sub> < 0.5 × V<sub>IADJ</sub>): The /FLT pin is forced to LOW state when the LED current less than 0.5 times the regulation set point. The /FLT pin is released after timer expires (36ms). Device continues to operate while in this condition.
- Cycle-by-cycle switch current limit condition (V<sub>SCS</sub> > 250mV): Cycle-by-cycle current limit is activated when the SCS pin voltage exceeds 250mV. The GDRV and PDRV outputs are disabled, the SS and COMP pin capacitors are discharged and /FLT pin is forced to LOW state. An internal 35µs timer is activated. Soft-start sequence is initiated after expiration of the 35µs timer period.

The /FLT pin goes high when the fault conditions ends or when the internal 36ms timer expires. But under the following fault conditions, the /FLT pin remains in high-impedance states.

- •Input undervoltage (UVLO) (V<sub>CC</sub>< 3.9V): The device enters the standby state when the VCC voltage falls below the UVLO threshold. In standby state, GDRV and PDRV outputs are disabled, the SS and COMP capacitors are discharged. /FLT pin remains in high-impedance state.
- •VREG5 pin short to ground (VREG5< 2V): The device enters standby state when the VREG5 pin is shorted to ground. In the standby state, GDRV and PDRV outputs are disabled and the SS and COMP capacitors are discharged. The /FLT pin will remain in a high-impedance state.
- •COMP pin short to ground (V<sub>COMP</sub>< 1.6V): Switching is disabled when COMP voltage falls below 1.6V. The /FLT pin remains in a high-impedance state.

### 5.16 HICCUP MODE SHORT-CIRCUIT PROTECTION

Connecting the /FLT pin to the SS pin enables hiccup mode operation under output short-circuit conditions.



Figure 14. Hiccup Mode Short-Circuit Protection

On detection of output short-circuit fault, the /FLT pin forces the SS pin to GND (VSS < 50mV) and disables GDRV and PDRV outputs for 36ms. After the timer expires, the /FLT pin is released and a new soft start sequence is initiated. Under sustained fault conditions the device operates in hiccup mode, attempting to recover after every 36ms period.



Princeton Technology Corp.

Figure 15. Output Overcurrent Fault Protection



Figure 16. Output Undervoltage Fault Protection



### 5.17 FAULT INDICATION MODE

The /FLT pin output can be setup to indicate fault status to a microcontroller and aid in fault diagnostics and protection. In case of a fault, the /FLT pin is forced low when biased through an external resistor connected either to reference voltage output, VREG5, or an external bias supply. When connected to VREG5, the /FLT pin is driven low when the device enters standby mode during UVLO, thermal shutdown, or VREG5 short-circuit conditions.



output

#### Figure 17. /FLT Pin Interface connects BIAS output

### 5.18 THERMAL PROTECTION

Internal thermal shutdown circuitry is implemented to protect the controller in the event the maximum junction temperature is exceeded. When activated, typically at 175°C, the controller is forced into a shutdown mode, disabling the internal regulator. This feature is designed to prevent overheating and damage to the device. A startup sequence is initiated when the junction temperature falls below 155°C. The /FLT pin remains in a highimpedance state when the thermal protection occurs.



# **6. ABSOLUTE MAXIMUM RATINGS**

|                                    |                                              | MIN  | MAX | UNIT |
|------------------------------------|----------------------------------------------|------|-----|------|
|                                    | VIN, CSP, CSN                                | -0.3 | 65  | V    |
|                                    | DIM(EN)                                      | -0.3 | 14  | V    |
| Input voltage                      | SCS, RT/SYNC, /FLT                           | -0.3 | 8.8 | V    |
|                                    | SS, SSM,GPWM(N-INV), OVP, SLOPE, IADJ, VREG5 | -0.3 | 5.5 | V    |
|                                    | CSP to CSN                                   | -0.3 | 0.3 | V    |
|                                    | VCC, GDRV                                    | -0.3 | 8.8 | V    |
| Output voltage                     | IMON                                         | -0.3 | 5.5 | V    |
|                                    | COMP                                         | -0.3 | 5.0 | V    |
| Source ourrept                     | IMON                                         |      | 100 | μA   |
| Source current                     | GDRV (pulsed < 20ns)                         |      | 500 | mA   |
| Sink current                       | GDRV (pulsed < 20ns)                         |      | 500 | mA   |
| Operating junction temperature, TJ |                                              | -40  | 150 | °C   |
| Storage temperatu                  | re, T <sub>stg</sub>                         |      | 165 | °C   |

### **7. ESD RATINGS**

|        |                            |                            |                       | VALUE | UNIT |
|--------|----------------------------|----------------------------|-----------------------|-------|------|
| .,     | -                          | Human-body model (HBM)     |                       | ±2000 |      |
| V(ESD) | Electrostatic<br>discharge | Charged-device model (CDM) | All pins except 2, 17 | ±1000 | V    |
|        | aloonargo                  | Charged-device model (CDM) | Pins 2, 17            | ±500  |      |

### 8. RECOMMENDED OPERATING CONDITIONS

Over operating free-air temperature range (unless otherwise noted)

|                    |                                      | MIN   | NOM | MAX  | UNIT |
|--------------------|--------------------------------------|-------|-----|------|------|
| VIN                | Supply input voltage                 | 6.5   | 14  | 60   | V    |
| $V_{CSP}, V_{CSN}$ | Current sense common mode            | 6.5   |     | 60   | V    |
| fsw                | Switching frequency                  | 80    |     | 700  | kHz  |
| fssm               | Spread spectrum modulation frequency | 0.1   |     | 12   | kHz  |
| Viadj              | Current reference voltage            | 0.286 |     | 2.29 | V    |
| TA                 | Operating ambient temperature        | -40   |     | 125  | °C   |

## **9. THERMAL INFORMATION**

|                       | THERMAL METRIC                               |      | UNIT |
|-----------------------|----------------------------------------------|------|------|
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 41.6 | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 26.8 | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 22.4 | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.6  | °C/W |

**Yinceton Technology Corp.** 

# **10. ELECTRICAL CHARACTERISTICS**

 $-40^{\circ}C \le T_J \le 140^{\circ}C$ ,  $V_{IN} = 14V$ ,  $V_{IADJ} = 2.1V$ ,  $V_{GPWM} = 2.5V$ ,  $V_{DIM} = 5V$ ,  $V_{OVP} = 500mV$ ,  $C_{VCC} = 1\mu$ F,  $C_{VREG5} = 1\mu$ F,  $C_{COMP} = 2.2 \text{ nF}$ ,  $R_{CS} = 100 \text{ m}\Omega$ ,  $R_T = 20 \text{ k}\Omega$ , no load on GDRV and PDRV (unless otherwise noted)

|                        | PARAMETER                            | TEST CONDITIONS                                                               | MIN  | TYP   | MAX  | UNIT |
|------------------------|--------------------------------------|-------------------------------------------------------------------------------|------|-------|------|------|
| INPUT VOLT             | AGE (VIN)                            |                                                                               | •    | •     | •    |      |
| IIN(STBY)              | Input stand-by current               | V <sub>PWM</sub> = 0V                                                         |      | 2     | 3    | mA   |
| IIN(SW)                | Input switching current              | V <sub>CC</sub> = 7.5 V, C <sub>GDRV</sub> = 1 nF                             |      | 5.6   | 6    | mA   |
| BIAS SUPPL             | Y (VCC)                              |                                                                               | •    | •     | •    |      |
| V <sub>VCC(REG)</sub>  | Regulation voltage                   | No load                                                                       | 7    | 7.5   | 8    | V    |
| · · ·                  |                                      | VCC rising threshold, $V_{IN} = 8V$                                           |      | 4.3   | 4.9  | V    |
| V <sub>VCC(UVLO)</sub> | Supply undervoltage protection       | VCC falling threshold, $V_{IN} = 8V$                                          | 3.5  | 3.9   |      | V    |
|                        |                                      | Hysteresis                                                                    |      | 400   |      | mV   |
| IVCC(LIMIT)            | Supply current limit                 | $V_{VCC} = 0V$                                                                | 36   | 42    | 48   | mA   |
| Vdo                    | LDO dropout voltage                  | $I_{VCC} = 20 \text{mA}, V_{IN} = 5 \text{V}$                                 |      | 300   |      | mV   |
| REFERENCE              | VOLTAGE (VREG5)                      |                                                                               |      |       |      | 1    |
| VREG5                  | Reference voltage                    | No load                                                                       | 4.77 | 4.98  | 5.15 | V    |
| VREG5(LIMIT)           | Current limit                        | VREG5 = 0V                                                                    | 36   | 46    | 50   | mA   |
| OSCILLATOR             | R (RT)                               |                                                                               |      |       |      |      |
|                        |                                      | R⊤ = 40 kΩ                                                                    | 175  | 204   | 225  | kHz  |
| fsw                    | Switching frequency                  | R <sub>T</sub> = 20 kΩ                                                        | 341  | 394   | 439  | kHz  |
| Vrt                    | RT output voltage                    |                                                                               |      | 1     |      | V    |
|                        | SYNC rising threshold                | V <sub>RT</sub> rising                                                        | 2.5  | 2.86  | 3.1  | V    |
| V <sub>SYNC</sub>      | SYNC falling threshold               | V <sub>RT</sub> falling                                                       | 1.8  | 2     |      | V    |
| t <sub>SYNC(MIN)</sub> | Minimum SYNC clock pulse width       |                                                                               |      | 100   |      | ns   |
| SPREAD SPE             | ECTRUM FREQUENCY MODULATION (SSI     | W)                                                                            | •    | •     | •    |      |
| Vssm(tr)               | Triangle wave voltage peak (High)    |                                                                               |      | 1.15  |      | V    |
| V <sub>SSM(TR)</sub>   | Triangle wave voltage peak (Low)     |                                                                               |      | 0.85  |      | V    |
| V <sub>SSM(EN)</sub>   | Spread spectrum modulation threshold |                                                                               | 0.65 | 0.7   | 0.75 | V    |
| VSSM(Clamp)            | Internal clamp voltage               |                                                                               | 1.22 | 1.24  | 1.28 | V    |
| GDRV DRIVE             | R (GDRV)                             | ·                                                                             | •    | •     | •    |      |
| R <sub>GH</sub>        | Gate driver high side resistance     | $I_{GDRV} = -10 \text{ mA}$                                                   | 3    | 3.9   | 11.2 | Ω    |
| R <sub>GL</sub>        | Gate driver low side resistance      | I <sub>GDRV</sub> = 10 mA                                                     | 3    | 3.8   | 10.5 | Ω    |
| CURRENT SE             | ENSE (SCS)                           |                                                                               |      |       |      |      |
|                        | • • • • • • • • • •                  | $V_{\text{DIM}} = 5 \text{ V}, \text{ R}_{\text{GPWM}} = 250 \text{ k}\Omega$ | 235  | 250   | 265  | mV   |
| VSCS(LIMIT)            | Current limit threshold              | V <sub>DIM</sub> = 0 V, R <sub>GPWM</sub> = 250 kΩ                            | 674  | 700   | 726  | mV   |
| tscs(blank)            | Leading edge blanking time           |                                                                               | 85   | 115   | 155  | ns   |
| tscs(fault)            | Current limit fault time             |                                                                               |      | 33    |      | μs   |
| tILMT(DLY)             | SCS to GDRV propagation delay        | V <sub>SCS</sub> pulsed from 0 V to 1 V                                       |      | 75    |      | ns   |
| , ,                    | ARATOR AND SLOPE COMPENSATION (S     | LOPE)                                                                         |      |       |      |      |
| Dmax                   | Maximum duty cycle                   |                                                                               | 90   | 94.3  | 96   | %    |
| VSLOPE                 | Slope compensation                   |                                                                               | 390  | 411.7 | 420  | mV   |
| V <sub>LV</sub>        | SCS to COMP level shift voltage      | No slope compensation added                                                   | 1.42 | 1.6   | 1.8  | V    |
| ILV                    | SCS level shift bias current         | No slope compensation added                                                   | 16   | 19    | 22   | μA   |

普 誠 科 技 Princeton Technology Corp.

| CURRENT SEI             | NSE AMPLIFIER (CSP, CSN)                                               |                                                               |       |       |       |      |
|-------------------------|------------------------------------------------------------------------|---------------------------------------------------------------|-------|-------|-------|------|
|                         |                                                                        | V <sub>CSP</sub> = 14 V, V <sub>IADJ</sub> = 2.29 V           | 154.5 | 160.1 | 165.7 | mV   |
| V(CSP-CSN)              | Current sense thresholds                                               | V <sub>CSP</sub> = 14 V, V <sub>IADJ</sub> = 1.43 V           | 96.5  | 100   | 103.5 | mV   |
| CS(BW)                  | Current sense unity gain bandwidth                                     |                                                               |       | 500   |       | kHz  |
| Gcs                     | Current sense amplifier gain                                           | $G = V_{IADJ}/V_{(CSP-CSN)}$                                  |       | 14.3  |       |      |
| K <sub>(OCP)</sub>      | Ratio of over-current detection threshold to analog adjust voltage     | $K_{(OCP)} = V_{(OCP-THR)}/V_{IADJ}$                          | 1.42  | 1.52  | 1.56  |      |
| ICSP(BIAS)              | CSP bias current                                                       |                                                               | 146   | 159   | 170   | μA   |
| ICSN(BIAS)              | CSN bias current                                                       |                                                               | 135   | 146   | 160   | μA   |
| CURRENT MO              | NITOR (IMON)                                                           |                                                               |       |       |       |      |
| IIMON(SRC)              | IMON source current                                                    | $V_{(CSP-CSN)} = 150 \text{ mV},$<br>$V_{IMON} = 0 \text{ V}$ | 66    | 87.5  | 111   | μA   |
| VIMON(CLP)              | IMON output clamp voltage                                              |                                                               | 3.3   | 3.6   | 4.1   | V    |
| VIMON(OS)               | IMON buffer offset voltage                                             |                                                               | -10   | 0     | 10    | mV   |
| FAULT INDICA            | ATOR (/FLT)                                                            |                                                               | •     | •     |       |      |
| R(/FLT)                 | Open-drain pull down resistance                                        |                                                               |       | 300   |       | Ω    |
| t(FAULT_TIMER)          | Fault timer                                                            |                                                               | 28.5  | 36    | 43.5  | ms   |
| ANALOG ADJ              | UST (IADJ)                                                             |                                                               | •     | •     |       |      |
| VIADJ(CLP)              | IADJ internal clamp voltage                                            | $I_{IADJ} = 1 \ \mu A$                                        | 2.25  | 2.4   | 2.55  | V    |
| IADJ(BIAS)              | IADJ input bias current                                                | VIADJ < 2.2 V                                                 | -10   | 3.1   | 10    | nA   |
| RIADJ(LMT)              | IADJ current limiting series resistor                                  | VIADJ > 2.6 V                                                 | 13    | 14.5  | 16    | kΩ   |
| ERROR AMPL              | IFIER (COMP)                                                           | ·                                                             |       | •     |       |      |
| дм                      | Transconductance                                                       |                                                               | 78    | 86    | 96    | μA/V |
| ICOMP(SRC)              | COMP current source capacity                                           | $V_{IADJ} = 1.4 \text{ V}, V_{(CSP-CSN)} = 0 \text{ V}$       | 110   | 121   | 134   | μA   |
| ICOMP(SINK)             | COMP current sink capacity                                             | $V_{IADJ} = 0 V, V_{(CSP-CSN)} = 0.1 V$                       | 87    | 97    | 107   | μA   |
| EA <sub>(BW)</sub>      | Error amplifier bandwidth                                              | Gain = –3 dB                                                  |       | 5     |       | MHz  |
| VCOMP(RST)              | COMP pin reset voltage                                                 |                                                               | 100   | 112   | 125   | mV   |
| RCOMP(DCH)              | COMP discharge FET resistance                                          |                                                               | 264   | 294   | 323   | Ω    |
| SOFT-START              | (SS)                                                                   | ·                                                             |       | •     |       |      |
| lss                     | Soft-start source current                                              |                                                               | 7.7   | 10.7  | 12.8  | μA   |
| V <sub>SS(UVP_EN)</sub> | Soft-start voltage threshold to enable output under-voltage protection |                                                               |       | 2.4   |       | V    |
| Vss(rst)                | Soft-start pin reset voltage                                           |                                                               | 50    | 58    | 70    | mV   |
| Rss(DCH)                | SS discharge FET resistance                                            |                                                               | 275   | 300   | 337   | Ω    |
|                         | TAGE PROTECTION (OVP)                                                  | •                                                             |       |       |       |      |
| V <sub>OVP(THR)</sub>   | Overvoltage protection threshold                                       |                                                               | 1.189 | 1.22  | 1.251 | V    |
| V <sub>UVP(THR)</sub>   | Undervoltage protection threshold                                      |                                                               | 83.7  | 100   | 113.1 | mV   |
| t(uvp-blank)            | Undervoltage protection blanking period                                |                                                               |       | 4     |       | μs   |
| IOVP(HYS)               | OVP hysteresis current                                                 |                                                               | 15    | 20    | 27.5  | μA   |
| . ,                     | M RAMP GENERATOR (GPWM)                                                | 1                                                             | 1     | 1     | 1     | •    |
| GPWM-source             | GPWM generator source current                                          |                                                               | 8.2   | 10    | 11    | μA   |
| GPWM-sink               | GPWM generator sink current                                            |                                                               | 8.2   | 10    | 11    | μA   |
| VGPWM-peak              | GPWM signal peak (high)                                                |                                                               |       | 2.94  | -     | V    |
| VGPWM-valley            | GPWM signal valley (low)                                               |                                                               |       | 1.04  |       | V    |
| 2 tailoy                | · · · · · · · · · · · · · · · · · · ·                                  |                                                               |       |       | 1     | •    |



| DIM INPUT (D         | DIM/EN)                                     |                        |      |       |      |    |
|----------------------|---------------------------------------------|------------------------|------|-------|------|----|
| Vdim(high)           | Trigger logic level (high threshold)        | Vgpwm = 2.0 V          | 1.9  | 2.0   | 2.2  | V  |
| VDIM (LOW)           | Trigger logic level (low threshold)         | Vgpwm = 2.0 V          | 1.8  | 2.0   | 2.1  | V  |
| Rdim                 | PWM pull-down resistance                    |                        | 7    | 10    | 20   | MΩ |
| tdly (RISE)          | PWM rising to PDRV delay                    |                        | 170  | 227.7 | 360  | ns |
| tdly (Fall)          | PWM falling to PDRV delay                   |                        | 170  | 238.8 | 360  | ns |
| SERIES P-CH          | SERIES P-CHANNEL MOSFET DRIVE OUTPUT (PDRV) |                        |      |       |      |    |
| VPDRV(OFF)           | P-channel gate driver off-state voltage     | V <sub>CSP</sub> = 14V | 13.7 | 14    | 14.3 | V  |
| VPDRV(ON)            | P-channel gate driver on-state voltage      | Vcsp = 14V             | 7.5  | 7.7   | 8.5  | V  |
| PDRV(SINK)           | PDRV sink current                           | Pulsed                 |      | 50    |      | mA |
| RPDRV                | PDRV driver pull up resistance              |                        | 65   | 75    | 85   | Ω  |
| THERMAL SH           | HUTDOWN                                     |                        |      |       |      |    |
| T <sub>SD</sub>      | Thermal shutdown temperature                |                        |      | 175   |      | °C |
| T <sub>SD(HYS)</sub> | Thermal shutdown hysteresis                 |                        |      | 20    |      | °C |

PT16752 Multi-Topology Automotive Headlight LED Driver

# 11. DESIGN GUIDE

誠

Princeton Technology Corp.

科

技

### **APPLICATION CIRCUIT**

普



Figure 19. SEPIC LED Driver



Figure 20. Boost LED Driver





Figure 21. Buck-Boost LED Driver



Figure 22. Buck LED Driver



### DESIGN PROCEDURE

#### 1. Duty Cycle Calculation

The switching duty cycle (D) defines the converter operation, and is related to the input and output voltages. In steady state, the duty cycle is calculated using following expression:

| Buck:                                       | Boost:                                            | SEPIC/Buck-Boost:                                 |
|---------------------------------------------|---------------------------------------------------|---------------------------------------------------|
| $D = \frac{V_O}{V_{IN}}$                    | $D = \frac{V_O - V_{IN}}{V_O}$                    | $D = \frac{V_O}{V_O + V_{IN}}$                    |
| $D_{\rm MIN} = \frac{V_O}{V_{\rm IN(MAX)}}$ | $D_{\rm MIN} = \frac{V_O - V_{\rm IN(MAX)}}{V_O}$ | $D_{\rm MIN} = \frac{V_O}{V_O + V_{\rm IN(MAX)}}$ |
| $D_{MAX} = \frac{V_O}{V_{IN(MIN)}}$         | $D_{MAX} = \frac{V_O - V_{IN(MIN)}}{V_O}$         | $D_{MAX} = \frac{V_O}{V_O + V_{IN(MIN)}}$         |

The duty cycle must be within the operating range of the controller to ensure that the closed-loop LED current regulation is in the specified input and output voltage range.

#### 2. Inductance Calculation

Consider a good compromise between core loss and copper loss of the inductor, the inductor peak-to-peak ripple current,  $\Delta i_{L-PP}$ , is typically set between 20% and 80% of the maximum inductor current,  $I_L$ . Higher ripple inductor current allows a smaller inductor size, but needs more capacitors on the output to smooth the LED current ripple. Knowing the desired ripple ratio RR, switching frequency  $f_{SW}$ , maximum duty cycle  $D_{MAX}$ , and the typical LED current  $I_{LED}$ , the inductor value can be calculated as follows: Buck:

$$\begin{split} \Delta i_{L(PP)} &= RR \times I_L = RR \times I_{LED} \\ L &= \frac{(V_{IN(MIN)} - V_O) \times D_{MAX}}{\Delta i_{L(PP)} \times f_{SW}} \end{split}$$

Boost and Buck-Boost (SEPIC):

$$\begin{split} \Delta i_{L(PP)} &= RR \times I_L = RR \times \frac{I_{LED}}{1 - D_{MAX}} \\ L &= \frac{V_{IN(MIN)} \times D_{MAX}}{\Delta i_{L(PP)} \times f_{SW}} \end{split}$$

As an alternative, the inductor can be selected based on CCM-DCM boundary condition specified based on output power, Po(BDRY). This approach ensures CCM operation in battery-powered LED driver applications that are required to support different LED string configurations with a wide range of programmable LED current set points. The CCM-DCM boundary condition can be estimated based on the lowest LED current and the lowest output voltage requirements for a given application.

$$P_{O(BDRY)} \, \leqslant \, I_{LED(MIN)} \, X \, V_{O(MIN)}$$

Buck:

$$L = \frac{V_{O(MAX)}^2}{2 \times P_{O(BDRY)} \times f_{SW}} \times (1 - \frac{V_{OUT(MAX)}}{V_{IN}})$$

Boost:

$$L = \frac{V_{IN}^2}{2 \times P_{O(BDRY)} \times f_{SW}} \times (1 - \frac{V_{IN}}{V_{O(MAX)}})$$



Buck-Boost and SEPIC:

$$L = \frac{1}{2 \times P_{O(BDRY)} \times f_{SW} \times (\frac{1}{V_{O(MAX)}} + \frac{1}{V_{IN}})^2}$$

Select inductor with saturation current rating greater than the peak inductor current, IL(PK), at the maximum operating temperature.

$$I_{L(PK)} = I_L + \frac{V_{IN(MIN)} \times D_{MAX}}{2 \times L \times f_{SW}}$$

#### 3. Input Capacitor Value Calculation

The input capacitors, C<sub>IN</sub>, smooth the input voltage ripple and store energy to supply input current during input voltage drop or PWM dimming transients. In the Boost, SEPIC, and Cuk topology, the series inductor provides continuous input current so that requires a smaller input capacitor to achieve desired input ripple voltage,  $\Delta v_{IN(PP)}$ .

The Buck and Buck-Boost topology have discontinuous input current, and larger capacitors are required to achieve the same input voltage ripple. Based on the switching frequency,  $f_{SW}$ , and the maximum duty cycle,  $D_{MAX}$ , the input capacitor value can be calculated as follows:

Buck:

$$C_{IN} = \frac{I_{LED} \times D_{MAX} \times (1 - D_{MAX})}{f_{SW} \times \Delta v_{IN(PP)}}$$

Boost:

$$C_{\rm IN} = \frac{\Delta i_{\rm L(PP)}}{8 \times f_{\rm SW} \times \Delta v_{\rm IN(PP)}}$$

Buck-Boost:

$$C_{IN} = \frac{I_{LED} \times D_{MAX}}{f_{SW} \times \Delta v_{IN(PP)}}$$

For most applications, it highly recommends to select X7R dielectric-based ceramic capacitors due to their low ESR, high ripple current rating, and good temperature performance. For PWM dimming application, aluminum electrolytic capacitor and ceramic capacitor are recommended to minimize the voltage deviation due to large input current transients generated in conjunction with the rising and falling edges of the LED current.

Decouple VIN pin with a 0.1µF ceramic capacitor, placed as close as possible to the device and a series 10Ω resistor to create a 150kHz low-pass filter and eliminate undesired high-frequency noise.



Figure 23. VIN Filter

#### 4. Output Capacitor Value Calculation

Using the output capacitors to attenuate the discontinuous or large ripple current generated by switching and achieve the desired LED output current ripple,  $\triangle i_{\text{LED}(PP)}$ . The capacitor value depends on the total series resistance of the LED string,  $r_D$  and the switching frequency,  $f_{\text{SW}}$ . The capacitance required for the target LED ripple current can be calculated based on following equations.



Buck:

$$C_{OUT} = \frac{\Delta i_{L(PP)}}{8 \times f_{SW} \times r_D \times \Delta i_{LED(PP)}}$$

Boost and Buck-Boost:

$$C_{OUT} = \frac{I_{LED} \times D_{MAX}}{f_{SW} \times r_D \times \Delta i_{LED(PP)}}$$

For the Buck topology, the inductor is in series with LED load and requires a smaller capacitor than the Boost, Buck-Boost, and SEPIC topologies to achieve the same LED ripple current.

The ESR and the ESL characteristics must be considered when selecting the output capacitors, as they directly impact the LED current ripple. Ceramic capacitors are the best choice because of its low ESR, high ripple current rating, long lifetime, and good temperature performance. When selecting ceramic capacitors, it is important to consider the derating factors associated with higher temperature and DC bias operating conditions.

It is recommended to use X7R dielectric with rated voltage greater than the maximum LED voltage. Aluminum electrolytic capacitors can be used in parallel with ceramic capacitors to provide large capacity energy storage. The aluminum capacitors must have the necessary RMS current and temperature ratings to ensure extended operating lifetime. The minimum allowable output capacitor RMS current rating, ICOUT(RMS), can be approximated Buck:

$$I_{\rm COUT(RMS)} = \frac{\Delta i_{\rm LED(PP)}}{\sqrt{12}}$$

Boost and Buck-Boost:

$$I_{COUT(RMS)} = I_{LED} \times \sqrt{\frac{D_{MAX}}{1 - D_{MAX}}}$$

For applications that need to support different LED string configurations with a wide range of programmable LED current set points, rearrange the previous expressions based on the maximum output power to reflect output capacitance, to ensure that LED current ripple meets the requirements over the entire range of operation.

#### 5. LED Current Programming

The LED current is set by the current sense resistor, Rcs, and the analog adjust voltage, VIADJ. The current sense resistor is placed in series with the LED load. The CSP and CSN inputs of the internal rail-to-rail current sense amplifier are connected to the RCS resistor to achieve closed-loop regulation. When VIADJ > 2.29V, the internal reference clamps the  $V_{(CSP-CSN)}$  to 0.168V, the LED current is set by flowing equation:

I

$$_{\rm LED} = \frac{0.168}{R_{\rm CS}}$$

The LED current can be programmed by varying VIADJ between 286mV to 2.29V. The LED current can be calculated using:

$$I_{\rm LED} = \frac{V_{\rm IADJ}}{14.3 \times R_{\rm CS}}$$

Using a low-pass common-mode filter consisting of  $10\Omega$  resistors in series with CSP and CSN inputs, and place 0.01uF capacitor to ground to the minimize the impact of voltage ripple and noise on LED current accuracy (see Figure 11). A 0.1µF capacitor across CSP and CSN is included to filter high-frequency differential noise.

#### 6. Main Power MOSFET Selection

The power MOSFET should be able to endure the maximum switch node voltage, V<sub>SW</sub>, and switch RMS current derived based on the converter topology. In order to ensure safe operation, the drain voltage V<sub>DS</sub> is at least 20% greater than the maximum switch node voltage. The MOSFET Drain-Source breakdown voltage, V<sub>DS</sub>, and RMS current ratings are calculated using the following expressions. Buck:

$$V_{\rm DS} = V_{\rm IN(MAX)} \times 1.2$$

Boost:

$$I_{Q(RMS)} = I_{LED} \times \sqrt{D_{MAX}}$$

 $V_{DS} = V_{O(OV)} \times 1.2$ 

$$I_{Q(RMS)} = I_{LED} \times \frac{\sqrt{D_{MAX}}}{1 - D_{MAX}}$$

 $V_{DS} = (V_{IN(MAX)} + V_{O(OV)}) \times 1.2$ 

$$I_{Q(RMS)} = I_{LED} \times \frac{1}{1 - D_{MAX}}$$

Where the voltage, Vo(ov), is the overvoltage protection threshold and the worst-case output voltage under fault conditions.

A MOSFET with low total gate charge,  $Q_g$  is selected to minimize gate drive and switching losses. The  $R_{DS}$  resistance of MOSFET is usually an unimportant parameter because the switch conduction losses are not a significant part of the total converter losses at high operation frequency. The switching and conduction losses are calculated as follows:

$$P_{COND} = R_{DS} \times I_{Q(RMS)}^{2}$$
$$P_{SW} = \frac{I_{L} \times V_{SW}^{2} \times C_{RSS} \times f_{SW}}{I_{GDRV}}$$

CRSS is the MOSFET reverse transfer capacitance. IL is the average inductor current. IGDRV is gate drive output current, typically 500mA. The MOSFET power rating and package should be selected based on the total calculated loss, the ambient operating temperature, and maximum allowable temperature rise.

#### 7. Rectifier Diode Selection

It suggests that use a Schottky diode as rectifier diode, because it provides the best efficiency due to the low forward voltage drop and near-zero reverse recovery time. Choose a diode with a reverse breakdown voltage,  $V_{D(BR)}$ , greater than or equal to MOSFET drain-to-source voltage,  $V_{DS}$ , for reliable performance. It is important to understand the leakage current characteristics of the Schottky diode, especially at high operating temperatures because it impacts the overall converter operation and efficiency.

The current through the diode,  $I_D$ , is given by:

$$I_{\rm D} = I_{\rm L} \times (1 - D_{\rm MAX})$$

The diode power rating and package is selected based on the calculated current, the ambient temperature and the maximum allowable temperature rise.

#### 8. Switch Current Sense Resistor

The switch current sense resistor, R<sub>SCS</sub>, is used for peak current mode control and to set the peak current limit. The value of R<sub>SCS</sub> is selected to protect the main switching MOSFET under fault conditions. The R<sub>SCS</sub> can be calculated based on peak inductor current, IL(PK), and switch current limit threshold, V<sub>SCS</sub>(LIMIT).

$$R_{SCS} = \frac{V_{SCS(LIMT)}}{I_{L(PK)}}$$







The use of a 1nF and 100 $\Omega$  low-pass filter is optional. If used, the resistor value should be less than 500 $\Omega$  to limit its influence on the internal slope compensation signal.

#### 9. Feedback Compensation

The open-loop response is the product of the modulator transfer function and the feedback transfer function. Using a first-order approximation, the modulator transfer function can be modeled as a single pole created by the output capacitor, and in the boost and buck-boost topologies, a right half-plane zero created by the inductor, where both have a dependence on the LED string dynamic resistance, r<sub>D</sub>. Because it recommends a ceramic capacitor, the ESR of the output capacitor is neglected in the analysis. The small-signal modulator model also includes a DC gain factor that is dependent on the duty cycle, output voltage, and LED current.

$$\frac{\boldsymbol{\hat{L}}_{ED}}{\boldsymbol{\hat{v}}_{COMP}} = G_0 \frac{\left(1 - \frac{s}{\omega_Z}\right)}{\left(1 + \frac{s}{\omega_P}\right)}$$

|            | DC GAIN (G₀)                                                                      | POLE FREQUENCY (WP)                                                                 | ZERO FREQUENCY (ωz)                                      |
|------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------|
| Buck       | 1                                                                                 | $\frac{1}{r_{D} \times C_{OUT}}$                                                    | /                                                        |
| Boost      | $\frac{(1 - D) \times V_0}{R_{SCS} \times (V_0 + (r_D \times I_{LED}))}$          | $\frac{V_{O} + (r_{D} \times I_{LED})}{V_{O} \times r_{D} \times C_{OUT}}$          | $\frac{V_0 \times (1 - D)^2}{L \times I_{LED}}$          |
| Buck-Boost | $\frac{(1 - D) \times V_0}{R_{SCS} \times (V_0 + (D \times r_D \times I_{LED}))}$ | $\frac{V_{O} + (D \times r_{D} \times I_{LED})}{V_{O} \times r_{D} \times C_{OUT}}$ | $\frac{V_0 \times (1 - D)^2}{D \times L \times I_{LED}}$ |

Table 1. The small-signal model parameters.

The feedback transfer function includes the current sense resistor and the loop compensation of the transconductance amplifier. A compensation network at the output of the error amplifier is used to configure loop gain and phase characteristics. A simple capacitor, C<sub>COMP</sub>, from COMP to GND (as shown in Figure 25) provides integral compensation and creates a pole at the origin. Alternatively, a network of R<sub>COMP</sub>, C<sub>COMP</sub>, and C<sub>HF</sub>, shown in Figure 26, can be used to implement proportional and integral (PI) compensation and to create a pole at the origin, a low-frequency zero, and a high-frequency pole.







Figure 25. Integral Compensation

Figure 26. Proportional-Integral Compensation

The feedback transfer function is defined as follows. Feedback transfer function with integral compensation:

$$-\frac{\hat{v}_{COMP}}{\hat{i}_{ED}} = \frac{14.3 \times g_{M} \times R_{CS}}{s \times C_{COMP}}$$

Feedback transfer function with proportional integral compensation:

$$-\frac{\hat{v}_{COMP}}{\hat{i}_{LED}} = \frac{14.3 \times g_M \times R_{CS}}{s \times (C_{COMP} + C_{HF})} \frac{(1 + s \times R_{COMP} \times C_{COMP})}{\left(1 + s \times R_{COMP} \times \left(\frac{C_{COMP} \times C_{HF}}{C_{COMP} + C_{HF}}\right)\right)}$$

The pole at the origin minimizes output steady-state error. High bandwidth is achieved with the PI compensator by placing the low-frequency zero an order of magnitude less than the crossover frequency. Use the following expressions to calculate the compensation network.

Buck with integral compensator:

$$C_{\rm COMP} = \frac{8.75 \times 10^{-3} \times R_{\rm CS}}{\omega_{\rm P}}$$

Boost and Buck-Boost with proportional integral compensator:

$$C_{COMP} = 8.75 \times 10^{-3} \times (\frac{R_{CS} \times G_0}{\omega_z})$$
$$C_{HF} = \frac{C_{COMP}}{100}$$
$$R_{COMP} = \frac{1}{\omega_P \times C_{COMP}}$$

The loop response is verified by applying step input voltage transients. The goal is to minimize LED current overshoot and undershoot with a damped response. Additional tuning of the compensation network may be necessary to optimize PWM dimming performance.



#### 10. Soft-Start

The time required for the LED current to reach the target setpoint is named the soft-start time ( $t_{SS}$ ). Using a capacitor  $C_{SS}$  (from SS pin to GND) to set the required soft-start time,  $t_{SS}$ .  $C_{SS}$  can be calculated by following equation.

 $C_{SS} = 9 \times 10^{-6} \times t_{SS} (\mu F)$ tss: s

#### 11. Overvoltage and Undervoltage Protection

The controller includes a dedicated OVP pin which can be used for output overvoltage protection. For Boost and SEPIC topologies, as shown in Figure 19 and Figure 20, the overvoltage threshold is programmed using a resistor divider, R<sub>0V1</sub> and R<sub>0V2</sub>, from the output voltage(V<sub>0</sub>) to GND. In the Buck-Boost or Buck configuration, as shown in Figure 21 and Figure 22, if the LEDs are referenced to a potential other than ground, the output voltage is sensed and translated to ground by using a PNP transistor and level-shift resistors.

The overvoltage turn-off threshold,  $V_{O(OV)}$ , is: Boost:

$$V_{O(OV)} = V_{OVP(THR)} \times (\frac{R_{OV1} + R_{OV2}}{R_{OV1}})$$

Buck and Buck-Boost:

$$V_{O(OV)} = V_{OVP(THR)} \times \frac{R_{OV2}}{R_{OV1}} + 0.7$$

The overvoltage hysteresis, Vov(HYS) is:

$$V_{OV(HYS)} = I_{OVP(HYS)} \times R_{OV2}$$

The corresponding undervoltage fault threshold, Vo(uv) is:

$$V_{O(UV)} = 0.1 \times (\frac{R_{OV1} + R_{OV2}}{R_{OV1}})$$



# **12. PACKAGE INFORMATION**







THERMALLY ENHANCED VARIATIONS ONLY



#### Refer to JEDEC MO-153 ACT

| Symbol | Dimensions |      |      |  |
|--------|------------|------|------|--|
| Symbol | Min.       | Nom. | Max. |  |
| A      | —          | _    | 1.20 |  |
| A1     | 0.05       |      | 0.15 |  |
| A2     | 0.80       | 1.00 | 1.05 |  |
| b      | 0.19       | _    | 0.30 |  |
| С      | 0.09       | —    | 0.20 |  |
| е      | 0.65 BSC   |      |      |  |
| D      | 6.40       | 6.50 | 6.60 |  |
| D1     | —          | 3.99 | —    |  |
| E      | 6.40 BSC   |      |      |  |
| E1     | 4.30       | 4.4  | 4.50 |  |
| E2     | _          | 2.8  | —    |  |
| S      | 0.2        | —    | _    |  |
| L      | 0.5        | 0.60 | 0.75 |  |
| L1     | 1.00 REF   |      |      |  |
| θ      | 0 °        |      | 8 °  |  |



## **IMPORTANT NOTICE**

Princeton Technology Corporation (PTC) reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and to discontinue any product without notice at any time. PTC cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a PTC product. No circuit patent licenses are implied.

Princeton Technology Corp. 2F, 233-1, Baociao Road, Sindian Dist., New Taipei City 23145, Taiwan Tel: 886-2-66296288 Fax: 886-2-29174598 http://www.princeton.com.tw