

#### DESCRIPTION

PT2502 is an integrated 12V 3-phase sensor-less (no Hall sensor required) BLDC motor controller. Threephase motor control with square/trapezoidal wave is based on detecting a zero-crossing signal generated from the motor back-EMF (BEMF) and provides robust control stability that is not easily affected by different motors. Soft-switching control technology outputs trapezoidal/quasi-sinusoidal-wave current and further reduces audible electro-current noise. PT2502 provides an internal +5V voltage regulator to supply power to the analog and digital blocks. For 400V high-voltage motor control applications, an external high voltage gate driver and six N-channel MOSFETs are required. For 12V to 24V operation, PT2502 can drive high-side P-channel MOSFET and low-side N-channel MOSFET with a simple level shifter circuit. Optimized parameter settings for different motors and applications may be written to OTP memory. The PT2502 is provided in an SSOP28 package.

### **FEATURES**

- 3-phase sensor-less BLDC control
- Internal +5V regulator and 5V 24V power application
- Internal OTP write support for motor parameters
- I2C interface for parameter setting
- Over-current protection and over-voltage protection
- Thermal protection function with an external NTC resistor
- Lock protect function
- PWM or DC control input support for motor speed control
- FG output function

# **APPLICATIONS**

- 3-phase sensor-less BLDC motor controller
- High speed fan
- Water pump



## **BLOCK DIAGRAM**

Tel: 886-2-66296288 • Fax: 886-2-29174598 • http://www.princeton.com.tw • 2F, 233-1, Baociao Road, Sindian, Taipei 23145, Taiwan



# **APPLICATION CIRCUIT**





### **ORDER INFORMATION**

| Valid Part Number | Package Type  | Top Code |
|-------------------|---------------|----------|
| PT2502-X          | 28 Pins, SSOP | PT2502-X |

## **PIN CONFIGURATION**





## **PIN DESCRIPTION**

| Pin Name | I/O | Description                                                     | Pin No. |
|----------|-----|-----------------------------------------------------------------|---------|
| SCL      | I   | Serial clock input – I2C control interface                      | 1       |
| SDA      | I/O | Serial data input/output – I2C control interface                | 2       |
| VPP      | Р   | High voltage power supply (7.5V) for programming OTP            | 3       |
| WL       | 0   | W phase low side signal output                                  | 4       |
| VL       | 0   | V phase low side signal output                                  | 5       |
| UL       | 0   | U phase low side signal output                                  | 6       |
| WH       | 0   | W phase high side signal output                                 | 7       |
| VH       | 0   | V phase high side signal output                                 | 8       |
| UH       | 0   | U phase high side signal output                                 | 9       |
| CLK      | 0   | Clock output pin                                                | 10      |
| GND      | Р   | High and low voltage ground                                     | 11      |
| VDD      | Р   | High voltage power supply                                       | 12      |
| VREG     | Р   | 5V regulator output                                             | 13      |
| FWR      | Ι   | Forward or reverse select input                                 | 14      |
| RSEN     | 0   | External resistor connection for over temperature sensing       | 15      |
| RF       | 0   | Current limit voltage sensor                                    | 16      |
| NC       | -   | -                                                               | 17      |
| OVP      | Ι   | Over voltage protection                                         | 18      |
| ZCU      | Ι   | U phase BEMF zero crossing input                                | 19      |
| ZCV      | I   | V phase BEMF zero crossing input                                | 20      |
| ZCW      | I   | W phase BEMF zero crossing input                                | 21      |
| ZCO      | 0   | Six-step commutation signal output                              | 22      |
| COMI     | I   | Motor pseudo middle point of the motor                          | 23      |
| FLT      | Ι   | Six-step commutation signal filter input                        | 24      |
| OSC_C    | ю   | External capacitor connection to generate PWM triangle waveform | 25      |
| VSP      | Ι   | Speed command control thru DC or PWM input                      | 26      |
| RD       | 0   | Lock mode signal output (5V CMOS logic)                         | 27      |
| FG       | 0   | Fan speed signal output (5V CMOS logic)                         | 28      |



## **FUNCTION DESCRIPTION**

#### POWER SUPPLY

Since PT2502's current consumption is very low (<5 mA) and PT2502 has a built-in 24V to 5V linear regulator (LDO) to provide the power for logic and analog circuitry, for 6V to 24V motor applications, there is no need for an external 5V regulator device. In a high-voltage (<400V) motor system, the 15V power supply voltage may be used. For a 5V voltage operation, VDD and VREG pins should be shorted to each other.

In order to avoid interference or unstable power supply, PT2502 monitors the internal LDO voltage. When the LDO voltage exceeds 3.5V, the logic circuit will operate within 10ms. In the motor system the chip may easily be affected by the induced noise, so placement of a bypass capacitor as near as possible to the IC power pins is recommended.

When the power supply is less than 6V or for the case of a 5V supply system, connect VDD to VREG as shown below.



When the power supply provides 6V – 24V or for a high-voltage system where VM is larger than 60V and there exists a 15V power supply regulator, the PT2502 power schematic connection is shown below.



When the power supply provides 24V – 60V, the resistor may be used to drop supply voltage to below 8V – 12V and may be combined with 15V Zener diode for protection. The power schematic connection is shown below.



#### SENSORLESS CONTROL

Princeton Technology Corp

The PT2502 control scheme is based on sensor-less (no Hall sensor required) trapezoidal wave. The primary benefit is to eliminate the need for the Hall sensor, reducing module cost as well as temperature variation issues. Feedback for sensor-less control is achieved mainly through measurement of the induced BEMF of motor wires while the motor is rotating. When the motor is being controlled, UVW coil endpoint voltage (phase voltage) is combined with the control signal and BEMF, making it difficult to separate the BEMF from the phase voltage. Floating the motor for a while (at a specific angle) when the motor is commutating is one method to obtain the BEMF signal. In general, the floating electrical angle is 60° for pure square wave control, 120° under commutation control, and 30° for trapezoidal wave control. There is also the 150° commutation control case.

The PT2502 senses UVW phase voltages by using voltage-divider resistors (10K resistors connected to ground) to lower the phase voltages to approximately 5V, allowing the analog circuitry to process the signals and generate the zero crossing (ZC) signal for commutation. Because of the many possible combinations of motors, operating voltages, speeds, and other factors, adjustment of the analog filter (an external capacitor) or digital filter (internal parameters) may be needed. Having system noise that is too large or a motor's BEMF signal that is too weak will affect the ZC signal accuracy and this may cause control failure. The PT2502's implementation of a soft-switching control function is helpful in reducing audible electro-current noise.



### CURRENT LIMIT

PT2502 implements a current limit function by using a sense resistor to obtain a voltage (at the RF pin) that is related to phase-to-phase current. PWM operation is turned off or PWM duty is decreased when the detected RF voltage exceeds 0.3V. The RF resistor is required to be a high-power, precision resistor in order to avoid burn-out phenomenon when the resistor is over-temperature. If the RF resistor is open due to the burn-out, it may damage the controller, Gate Driver and MOSFET components.



#### CAPACITANCE SELECTION BETWEEN COM AND FLT PINS

PT2502 detects the motor position by comparing the back electromotive force generated from the rotation of motor and the 3-phase virtual mid-point voltage. However, noise arising from the motor startup or rotation may interfere with the determination of the zero crossing point and this may result in startup failure or reduced motor efficiency at high speed. Adding a capacitor between the COM and FLT pins helps to mitigate the effects of the noise interference. The recommended range for capacitance values is from 1nF to 10nF. Because the filter will affect the detection of commutation delay, the higher the speed of the motor, the smaller the chosen capacitance value to minimize the impact of filter delay on efficiency. Alternatively, the internal parameters may be used to set the digital filter. Regardless of whether the digital filter or analog filter is selected, either will cause delay. The PT2502 provides various configurable parameters to compensate for a variety of delay and to allow the motor to maintain efficient operation.

### **OVER TEMPERATURE PROTECTION**

The PT2502 uses an external negative temperature coefficient (NTC) resistor to implement the detector for the over temperature protection function. At the RSEN pin, a normal resistor is connected to 5V and a NTC resistor is connected to ground. The NTC resistor should be physically placed near a device targeted for over temperature protection (OTP), such as a MOSFET. Once the temperature rises, the NTC resistance is reduced and the voltage level at the RSEN pin decreases. When the RSEN voltage is less than 0.6V, the PT2502 enters OTP mode and the logic level at the RD pin is pulled HIGH and the system enters shutdown mode. Once the temperature lowers and the voltage at the RSEN pin rises higher than 1.2V, the motor system will start again.

In shutdown mode of the PT2502, UH/UL/VH/VL/WH/WL output logic levels are LOW.

## **OVER VOLTAGE PROTECTION**

The over voltage protection function of the PT2502 is designed to stop the motor rotation in order to prevent both motor burn out when the external voltage VM is too high as well as abnormal behavior of the overall system when VM is too low. The over voltage protection function diagram is as follows:



Over voltage protection function diagram

A warning signal is issued when the detected voltage at OVP pin (generated from VM through a resistor network) is higher than OVP<sub>VTH</sub> or the detected voltage is lower than OVP<sub>VTL</sub>. Only when the detected signal is within the safe range does the system operate normally. The over voltage protection feature is set OFF by default but its status may be read out thru the UI program. To enable over voltage protection, the register value may be set through the UI program. For detailed instructions, please refer to the UI application manual.



In PT2502, OVP<sub>VTH</sub> and OVP<sub>VTL</sub> may be set individually. The internal OVP comparators incorporate hysteresis circuitry to avoid unwanted instability when the detected OVP signal slightly changes.

| OVPVTH<br>Code | OVP<br>Voltage | Unit | OVPVTL<br>Code | OVP<br>Voltage | Unit |
|----------------|----------------|------|----------------|----------------|------|
| 0              | 2.125          | V    | 0              | 1.125          | V    |
| 1              | 2.250          | V    | 1              | 1.250          | V    |
| 2              | 2.375          | V    | 2              | 1.375          | V    |
| 3              | 2.500          | V    | 3              | 1.500          | V    |
| 4              | 2.625          | V    | 4              | 1.625          | V    |
| 5              | 2.750          | V    | 5              | 1.750          | V    |
| 6              | 2.875          | V    | 6              | 1.875          | V    |
| 7              | 3.000          | V    | 7              | 2.000          | V    |

 $\mathsf{OVP}_{\mathsf{VTH}}$  and  $\mathsf{OVP}_{\mathsf{VTL}}$  codes vs.  $\mathsf{OVP}$  value

The procedure to set-up the over voltage protection function for the PT2502 is discussed below.

- 1. According to customer requirements for the upper and lower operation limits (if an AC value is given, please convert to a DC value), sum the upper and lower limit values and divide by 4 to obtain a ratio value.
- Divide the upper and lower limit values individually by the ratio value to obtain the OVP<sub>VTH</sub> and OVP<sub>VTL</sub> detection threshold values, respectively. Refer to the table above to determine the appropriate code which corresponds to each desired threshold value.
- 3. The resistor values are calculated according to the customer requirements as long as the relationship,  $[R2/(R1+R2)]^*[upper threshold + lower threshold]/2 = 2$ , is satisfied.



**Application Circuit** 



For example, in one application the required motor operation range from AC 80 V to AC 140 V.

- Change AC value to DC value by multiplying by 1.414. Sum the upper and lower limit values and divide by 4: (80 + 140)\*1.414/4 = 77.77.
- 2. The lower detection value,  $OVP_{VTL} = 80^*1.414/77.77 = 1.454$ . The upper detection value,  $OVP_{VTH} = 140^*1.414/77.77 = 2.545$ . From these two values, refer to the corresponding values in the table above to select the appropriate codes. In this example, the lower limit code is 3 and the upper limit code is 4.
- 3. Finally, the values for resistors, R1 and R2 (shown in the Application Circuit above), may be selected. If R2 is 40 k $\Omega$ , R1 is calculated to 3071 k $\Omega$ . R1 may be chosen to be 3000 k $\Omega$ .

#### PARAMETERS SETTING

In PT2502, voltage thresholds for the over temperature, over current protection, and zero-crossing signal filter functions are set by external resistors and capacitors. The other, such as startup process, acceleration and deceleration time, and voltage lag compensation parameters, are adjustable in real time and are written to internal OTP (One Time Programmable) memory thru I<sup>2</sup>C. A voltage of +7.5V needs to be applied to the VPP pin when writing to OTP memory.

Below is a diagram illustrating some parameters of the PT2502. For detailed parameter descriptions and adjustments, please refer to the PT2502\_UI\_Application\_Note file.



#### PWM or DC input for speed control

The PT2502 offers an external DC or PWM control input to the VSP pin to adjust the motor speed. With PWM input, the high voltage potential needs to be greater than 3.5V and the low potential to be less than 0.3V. The recommended PWM frequency is between 15KHz – 25KHz.

With an analog DC input, the voltage control ranges should be between 0.6V to 3.3V. When the VSP pin is floating, internal pull-HIGH logic will set the motor to run at full speed at 100% duty cycle. When using an external MCU to control the PT2502, FG can be used to obtain speed information to adjust speed.

In addition, PT2502 can accept input PWM duty command thru I2C and VSP pin is set to 0.3V or less.



#### FORWARD AND REVERSE SETTING

PT2502 may be set to forward or reverse mode via the FR pin and can be controlled through I<sup>2</sup>C. If the FR mode is changed, the motor will stop automatically and then rotate in the opposite direction.

## PC INTERFACE

PT2502 may be controlled via I2C to set parameters or to write to OTP memory. The parameters are adjusted by I<sup>2</sup>C communication thru NB/PC USB and the schematic is shown below.



Using I2C is to adjust the parameters of the IC registers does not affect OTP memory and there is no limit to the number of times that the parameters of the IC registers may be changed. The adjusted parameters may be saved electronically or written into OTP memory through UI software. Please note that adjusting the register values of the IC thru the UI software does not write those parameters into the OTP memory. Hence, once the IC is powered-off and powered back on again, the IC register values will be reset and will no longer be the same as the parameter values shown in the UI software. There are three cases:

1. When OTP bank0 and bank1 are blank, the default register values will be loaded.

2. When OTP bank0 have values and bank1 is blank, the register values of bank0 will be loaded.

3. When OTP bank0 and bank1 both have values, the register values of bank1 will be loaded.

## PC CLOCK SPECIFICATIONS



| Parameter                     | Symbol          | Condition | Min. | Max. | Unit |
|-------------------------------|-----------------|-----------|------|------|------|
| SCL clock frequency           | fsc∟            |           | 0    | 50   | KHz  |
| Hold time START condition     | thd;sta         |           | 4    |      | μS   |
| LOW period of the SCL clock   | tLOW            |           | 4.7  |      | μS   |
| HIGH period of the SCL clock  | tнідн           |           | 4.0  |      | μS   |
| Data setup time               | tsu;dat         |           | 250  |      | nS   |
| Data hold time                | <b>t</b> hd;dat |           | 5.0  |      | μS   |
| Setup time for STOP condition | tsu;sто         |           | 4.0  |      | μS   |



#### PC DATA WRITE TIMING DIAGRAM



#### PC DATA READ TIMING DIAGRAM





## PC READ / WRITE CONTROL

Read/Write Command Table

Register Map (Address: h00 - h04):

|              | Address     | Default |       |       |         |          |       |     |      |
|--------------|-------------|---------|-------|-------|---------|----------|-------|-----|------|
| 7            | 6           | 5       | 4     | 3     | 2       | 1        | 0     | Hex | Hex  |
|              |             |         |       |       | PWMS_EN | FWRS1_EN | FWRSØ | 0   | 0x00 |
|              |             |         | PWM   | _12C  |         |          |       | 1   | 0x00 |
|              |             |         | FG_I2 | [7:0] |         |          |       | 2   | 0x00 |
| FG_I2C[11:8] |             |         |       |       |         |          |       |     | 0x00 |
|              | Mstate[2:0] |         | RD    | TSD   | OVP     | OCP      |       | 4   | 0x40 |

| Address<br>(Hex) | Bits     | Register     | Description                                                                                                                                                                               | Default<br>(Hex) | (R/W) |
|------------------|----------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------|
| 0x00             | Bit[7:3] | Reserved     |                                                                                                                                                                                           |                  |       |
|                  | Bit[2]   | PWMS_EN      | 1: select PWM duty cycle via I <sup>2</sup> C (PWM_I <sup>2</sup> C[7:0])<br>0: select PWM duty cycle via external VSP input                                                              |                  | W     |
|                  | Bit[1]   | FWRS1_EN     | 1: forward/reverse control by I <sup>2</sup> C<br>0: forward/reverse control via external FWR input pin                                                                                   | 0x00             | W     |
|                  | Bit[0]   | FWRS0        | Forward/reverse control<br>1: forward (default)<br>0: reverse                                                                                                                             |                  | W     |
| 0x01             | Bit[7:0] | PWM I2C[7:0] | PWM duty cycle select via I <sup>2</sup> C                                                                                                                                                | 0x00             | W     |
| 0x02             | Bit[7:0] | FG_I2C[7:0]  | First byte of FG_I <sup>2</sup> C frequency count (read via I <sup>2</sup> C)                                                                                                             | 0x00             | R     |
| 0x03             | Bit[3:0] | FG_I2C[11:8] | 4 MSBs of FG_I <sup>2</sup> C frequency count                                                                                                                                             | 0x00             | R     |
| 0x04             | Bit[7:5] | Mstate[2:0]  | Motor System State :<br>[000] : Start-Up State<br>[001] : Normal Operation State<br>[010] : PWM-Off State<br>[011] : TSD or OVP State<br>[100] : Lock-On State<br>[101] : Dead-Lock State | 0x40             | R     |
|                  | Bit[4]   | RD           | 1: Into the Protection State<br>0: Normal                                                                                                                                                 |                  | R     |
|                  | Bit[3]   | TSD          | 1: Over Temperature Protection<br>0: Normal                                                                                                                                               |                  | R     |
|                  | Bit[2]   | OVP          | 1: Over Voltage Protection<br>0: Normal                                                                                                                                                   |                  | R     |
|                  | Bit[1]   | OCP          | 1: Over Current Protection<br>0: Normal                                                                                                                                                   |                  | R     |
|                  | Bit[0]   | Reserved     | -                                                                                                                                                                                         |                  | -     |



#### PC CONTROL PARAMETER

COMMON I2C CONTROL PARAMETERS: Register Map (Address h21 – h49):

|              |                   |                          |             | Bit                                                                                |              |                                        |              | Address  | Default      |
|--------------|-------------------|--------------------------|-------------|------------------------------------------------------------------------------------|--------------|----------------------------------------|--------------|----------|--------------|
| 7            | 6                 | 5                        | 4           | 3                                                                                  | 2            | 1                                      | 0            | Hex      | Hex          |
|              |                   |                          | AlignS      | tep[7:0]                                                                           |              |                                        |              | 21       | 0x64         |
|              |                   |                          | AlignH      | lold[7:0]                                                                          |              |                                        |              | 22       | 0x00         |
|              |                   |                          | RiseSt      | ep1[7:0]                                                                           |              |                                        |              | 23       | 0x64         |
|              | I                 |                          | RiseSt      | ep2[7:0]                                                                           |              |                                        |              | 24       | 0x64         |
| DutySel      | SmoothS           | el[1:0]                  | RiseStep2[8 | ]RiseStep1[8]                                                                      | Align⊦       | lold[9:8]                              | AlignStep[8] | 25       | 0xC0         |
| FallStep2[8] | FallStep1[8]      | 9                        | SWDegree[2: | 0]                                                                                 | HMOS         | ContHoldDuty                           | / OCPSel     | 26       | 0x1E         |
|              |                   |                          | FallSt      | ep1[7:0]                                                                           |              |                                        |              | 27       | 0x32         |
|              |                   |                          | FallSt      | ep2[7:0]                                                                           |              |                                        |              | 28       | 0x64         |
| EnOVP        | Br                | <pre>rakeEndSet[2:</pre> | 0]          |                                                                                    | DeadT        | ime[3:0]                               |              | 29       | 0x33         |
|              |                   |                          | FallSe      | et1[7:0]                                                                           |              |                                        |              | 2A       | 0x28         |
|              | <b>B1</b> 1111111 |                          | FallSe      | et2[/:0]                                                                           |              | - 1                                    |              | 2B       | 0x12         |
| OCP          | Blankwidth[2      | 2:0]                     | 700+        | M- [7.0]                                                                           | ZCTarget[4:0 | 8]                                     |              | 20       | 0x8F         |
| Digitalfi    | 1+00[0.9]         |                          | ZCCNT       | 7CCn+M                                                                             | <u> </u>     |                                        |              | 20       | 0xC8         |
| DigitalFi    | Itter[9:8]        |                          | Digital     |                                                                                    | n[13:8]      |                                        |              | 2E<br>25 | 0x00         |
|              |                   |                          | EiltonD     |                                                                                    |              |                                        |              | 2F       | 0XC0         |
|              |                   |                          | FilterD     | eray[7.0]                                                                          |              |                                        |              | 21       | 0XD0         |
|              |                   |                          | MinDu       | $\pm \sqrt{7.01}$                                                                  |              |                                        |              | 22       | 0205         |
|              | StartTime         | imi+[3.0]                | hindu       |                                                                                    | LockSto      | nTime[3.0]                             |              | 33       | 0x05<br>0x55 |
|              | Startriner        | Limit[5:0]               | Deadlo      | ock[7:0]                                                                           | LOCKSCO      |                                        |              | 34       | 0x33<br>0x14 |
|              |                   |                          | StartSt     | tep1[7:0]                                                                          |              |                                        |              | 35       | 0xE8         |
| EnSpdCtr1    | DeadLock[8]       |                          |             | StartSte                                                                           | p1[13:8]     |                                        |              | 36       | 0x03         |
|              |                   | 1                        | StartSt     | tep2[7:0]                                                                          |              |                                        |              | 37       | 0x20         |
| ShortN       | um[1:0]           |                          |             | StartSte                                                                           | p2[13:8]     |                                        |              | 38       | 0xC3         |
| LowFreq      | thd[1:0]          | WaitTi                   | me[9:8]     |                                                                                    | FrFloa       | ting[3:0]                              |              | 39       | 0x41         |
|              |                   |                          | WaitTi      | ime[7:0]                                                                           |              |                                        |              | 3A       | 0x0D         |
| EnFreqSpd    |                   |                          |             | StrDuty[6:0]                                                                       |              |                                        |              | 3B       | 0x03         |
| PreMUXT      | ime[1:0]          |                          |             | AlignDu                                                                            | ıty[5:0]     |                                        |              | 3C       | 0x86         |
|              |                   |                          | MaxDu       | ty[7:0]                                                                            |              |                                        |              | 3D       | 0x80         |
| Div4         |                   |                          | Br          | akeCountSet[6                                                                      | :0]          |                                        |              | 3E       | 0x7F         |
|              |                   |                          | PreCheck    | <time[7:0]< td=""><td></td><td></td><td></td><td>3F</td><td>0x7C</td></time[7:0]<> |              |                                        |              | 3F       | 0x7C         |
| FGLSe        | 1[1:0]            |                          |             | PreCheckT                                                                          | ime[13:8]    |                                        |              | 40       | 0x41         |
| BrakeClk     | Sel[1:0]          |                          |             | RevBrake                                                                           | Time[5:0]    |                                        |              | 41       | 0x7C         |
|              |                   |                          | Trim        | A[7:0]                                                                             |              |                                        |              | 42       | 0x88         |
|              |                   |                          | Trim        | B[7:0]                                                                             |              |                                        |              | 43       | 0x88         |
|              |                   |                          | Trim        | C[7:0]                                                                             |              |                                        |              | 44       | 0xF0         |
|              |                   |                          | ZcTooL      | ong[7:0]                                                                           |              |                                        |              | 45       | 0xC8         |
|              | ZcTooLor          | ng[11:8]                 |             | EnPreCheck                                                                         |              | SpdSel[2:0]                            |              | 46       | 0x0B         |
|              |                   |                          | ZCIgnore    | eTime[7:0]                                                                         |              |                                        |              | 47       | 0x80         |
| Hyster       | Sel[1:0]          |                          |             | ZCIgnoreT                                                                          | ime[13:8]    |                                        |              | 48       | 0x42         |
|              |                   |                          |             | ZCIgnoreSelect                                                                     | ZC           | []<br>[]<br>[]<br>[]<br>[]<br>[]<br>[] | 2:0]         | 49       | 0x01         |



#### PARAMETER TABLE (ADDRESS H21 – H49):

| 0x21         Bit[7:0]         AlignStep<br>[7:0]         During the alignment process, the force is gradually increased to avoid excessive<br>AlignStep parameter).         Ox54           0x22         Bit[7:0]         AlignHold<br>[7:0]         Set the Align duration.         0x00           0x23         Bit[7:0]         Rescentse         Set the accelerating slope before entering sensorless closed-loop control. Incremental<br>step is 1/128 PWM duty for each RiseStep 1 ime step parameter. The maximum PWM<br>duty is equal the external setting speed or protected and clamped PWM duty by<br>duty is equal the external setting speed or protected and clamped PWM duty by<br>duty is equal the external setting speed or protected and clamped PWM duty by<br>duty is equal the external setting speed are protected and clamped PWM duty by<br>duty is equal the external setting speed are protected and clamped PWM duty by<br>duty is equal the external setting speed or protected and clamped PWM duty by<br>duty is equal the external setting speed or protected and clamped PWM duty by<br>duty is equal fullor curves are achieved smoothy.         0x64           Bit[7]         DurySelect         PWM duty processing speed or protected and clamped PWM duty by<br>duty is equal fullor curves are achieved smoothy.         0x64           Bit[6]         SmoothSel [1:0]         SmoothSel [1:0]         0x74           Bit[6]         RiseStep 1         MSB of RiseStep 2 (first byte is 0x24 Bit[7:0]         0xC0           Bit[7]         RiseStep 1         MSB of AlignStep (first byte is 0x23 Bit[7:0]         0x14           Bit[7]         FileStep 2         M                                                                                                                                         | Address<br>(Hex) | Bits     | Register           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Default<br>(Hex) |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0x22         Bit[7:0]         AlignHold<br>(7:0]         Set the Align duration.         0x00           0x23         Bit[7:0]         RiseStep1<br>(7:0)         Set the accelerating slope before entering sensorless closed-loop control. Incremental<br>dury is 25/128.         0x64           0x24         Bit[7:0]         RiseStep1<br>(7:0)         Set the accelerating slope after entering sensorless closed-loop control. Incremental<br>step is 1/128 PWM dury for each RiseStep2 time step parameter. The maximum PWM<br>dury is 25/128.         0x64           0x24         Bit[7:0]         RiseStep1<br>(7:0)         Set the accelerating slope after entering sensorless closed-loop control. Incremental<br>step is 1/128 PWM dury for each RiseStep2 time step parameter. The maximum PWM<br>dury is 25/128.         0x64           Bit[7:1]         DurySelect         PWM dury processing selection<br>1 (default). The internal controller<br>sets are chieved smoothly.         0x64           Bit[6:5]         SmoothSel<br>[1:0]         Componental controller<br>sets the System as entered sensorless controll mode, if the jitter of the 2C signal is<br>protection mode.         0xC0           Bit[3]         RiseStep1<br>[1:0]         MSB of RiseStep2 (first byte is 0x24 Bit[7:0])         0xC0           Bit[3]         RiseStep1 (first byte is 0x24 Bit[7:0])         MSB of AlignHold. The units of AlignHold are milliseconds. The default value is 0.           Bit[6]         RiseStep1 (first byte is 0x27 Bit[7:0])         Bit[6]         SB0 of Pallstep2 (first byte is 0x27 Bit[7:0])                                                                                                                                                                                                                | 0x21             | Bit[7:0] | AlignStep<br>[7:0] | During the alignment process, the force is gradually increased to avoid excessive swings. The incremental increase is 1/128 PWM duty at every time step (set by the AlignStep parameter).                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x64             |
| 0x23         Bit[7:0]         RiseStep1<br>[7:0]         Set the accelerating slope before entering sensoriess closed-loop control. Incremental<br>duty is 25/128.         0x64           0x24         Bit[7:0]         RiseStep2<br>[7:0]         Set the accelerating slope after entering sensoriess closed-loop control. Incremental<br>step is 1/128 PWM duty for each RiseStep2 time step parameter. The maximum PWM<br>duty is 224/128.         0x64           0x24         Bit[7:0]         RiseStep2<br>[7:0]         Set the accelerating slope after entering sensoriess closed-loop control. Incremental<br>step is 1/128 PWM duty for each RiseStep2 time step parameter. The maximum PWM<br>duty is equal to the external setting speed or protected and clamped PWM duty by<br>internal control.         0x64           Bit[7]         DutySelect         PWM duty cycle change is controlled via external command and is not adjusted by<br>the internal controller.         0x64           Bit[6:5]         SmoothSel<br>[1:0]         After the system wall consider this abnormal and will transition to the stall<br>protection mode.<br>SmoothSel [1:0] sets the ZO jitter range.         0xC0           Bit[4:1]         RiseStep2<br>[8]         MSB of RiseStep1 (first byte is 0x23 Bit[7:0])         0xE4           Bit[7]         Pallstep1         MSB of AlignHold Time duty after the end of the AlignHold process. The default value is 0.<br>(8]         0xC0           Bit[6]         FallStep1         MSB of FallStep2 (first byte is 0x23 Bit[7:0])         Set the soft-switch angle parameter. The larger the SWDegree value, the shorter<br>the relative floagin from (                                                                                                                                         | 0x22             | Bit[7:0] | AlignHold<br>[7:0] | Set the Align duration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x00             |
| 0x24         Bit[7:0]         RiseStep2<br>[7:0]         Set the accelerating slope after entering sensorless closed-loop control. Incremental<br>duty is equal to the external setting speed or protected and clamped PWM duty by<br>one main control.         0x64           Bit[7:1]         DutySelect         PWM duty for each RiseStep2 in setting speed or protected and clamped PWM duty by<br>one main control.         PWM duty for each RiseStep2 in setting speed or protected and clamped PWM duty by<br>duty is equal to the external setting speed or protected and clamped PWM duty cycle<br>champed control.         PWM duty processing selection<br>1 (default): The internal controller sets the PWM duty cycle change and the<br>approximate rising and falling curves are achieved smoothy.<br>0: PWM duty cycle change is controlled via external command and is not adjusted by<br>the internal controller.         0x64           Bit[6:5]         SmoothSel<br>[1:0]         After the system will consider this abnormal and will transition to the stall<br>protection mode.         0xC0           Bit[3]         RiseStep1<br>[8]         MSB of RiseStep2 (first byte is 0x23 Bit[7:0])         0xC0           Bit[3]         RiseStep1<br>[8]         MSB of AlignStep (first byte is 0x23 Bit[7:0])         0xE0           Bit[4]         FallStep1<br>[8]         MSB of FallStep2 (first byte is 0x27 Bit[7:0])         0xE1           Bit[6]         FallStep1<br>[8]         MSB of FallStep1 (first byte is 0x27 Bit[7:0])         0xE1         0xE1           Bit[6]         FallStep1<br>[8]         MSB of FallStep2 (first byte is 0x27 Bit[7:0])         0xE                                                                                                                                               | 0x23             | Bit[7:0] | RiseStep1<br>[7:0] | Set the accelerating slope before entering sensorless closed-loop control. Incremental step is 1/128 PWM duty for each RiseStep1 time step parameter. The maximum PWM duty is 25/128.                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x64             |
| 0x25         Bit[7]         DutySelect         PWM duty processing selection<br>approximate rising and falling curves are achieved smoothy.         0x26           Bit[6:5]         DutySelect         After the system has entered sensorless controller via external command and is not adjusted by<br>the internal controller.         After the system will consider this abnormal and will transition to the statel<br>protection mode.         0x26           Bit[6:5]         SmoothSel<br>[1:0]         After the system will consider this abnormal and will transition to the statel<br>protection mode.         0x20           Bit[4:1]         RiseStep1<br>[8]         MSB of RiseStep1 (first byte is 0x22 Bit[7:0])         0x20           Bit[2:1]         AlignHold<br>[9:8]         2 MSB of AlignHold. The units of AlignHold are milliseconds. The default value is 0.           Bit[7]         FallStep1         MSB of AlignStep (first byte is 0x23 Bit[7:0])           Bit[6]         Bit[Step1         MSB of AlignStep (first byte is 0x27 Bit[7:0])           Bit[6]         FallStep1         MSB of FallStep1 (first byte is 0x27 Bit[7:0])           Bit[6]         FallStep1         MSB of So Isaltstep (first byte is 0x27 Bit[7:0])           Bit[6]         Bit[8]         St the soft-switch angle parameter. The larger the SSWDegree value, the shorter<br>the relative floating time angle will be.<br>High side MOS polarity (default is 1).<br>1; Positive logic<br>0; regative logic<br>0; regative logic<br>0; regative logic<br>0;                                                                                                                                                                                                                                                                         | 0x24             | Bit[7:0] | RiseStep2<br>[7:0] | Set the accelerating slope after entering sensorless closed-loop control. Incremental step is 1/128 PWM duty for each RiseStep2 time step parameter. The maximum PWM duty is equal to the external setting speed or protected and clamped PWM duty by internal control.                                                                                                                                                                                                                                                                                                                                                                   | 0x64             |
| bit[6:5]         SmoothSel<br>[1:0]         After the system will consider this abnormal and will transition to the 2C signal is<br>too large, the system will consider this abnormal and will transition to the stall<br>protection mode.<br>SmoothSel [1:0] sets the ZC jitter range.         0xC0           Bit[4]         RiseStep2<br>[8]         MSB of RiseStep2 (first byte is 0x24 Bit[7:0])         0x24         0x24 <t< td=""><td></td><td>Bit[7]</td><td>DutySelect</td><td>PWM duty processing selection<br/>1 (default): The internal controller sets the PWM duty cycle change and the<br/>approximate rising and falling curves are achieved smoothly.<br/>0: PWM duty cycle change is controlled via external command and is not adjusted by<br/>the internal controller.</td><td></td></t<>                                                                                                        |                  | Bit[7]   | DutySelect         | PWM duty processing selection<br>1 (default): The internal controller sets the PWM duty cycle change and the<br>approximate rising and falling curves are achieved smoothly.<br>0: PWM duty cycle change is controlled via external command and is not adjusted by<br>the internal controller.                                                                                                                                                                                                                                                                                                                                            |                  |
| Bit[4]         RiseStep2<br>[8]         MSB of RiseStep1<br>[8]         MSB of AlignHold. The units of AlignHold are milliseconds. The default value is 0.           Bit[0]         AlignFold<br>[9:8]         ZMSBs of AlignStep (first byte is 0x21 Bit[7:0])         MSB of FallStep2<br>[8]         MSB of FallStep2<br>[8]         MSB of FallStep2 (first byte is 0x27 Bit[7:0])         MSB of FallStep2 (first byte is 0x27 Bit[7:0])         MSB of FallStep2 (first byte is 0x27 Bit[7:0])         MSB of FallStep1<br>[8]         MSB of FallStep2 (first byte is 0x27 Bit[7:0])         It is positive logic<br>0: negative logic         0x1E         0x1E           Bit[1]         ContHoldDuty         Select whether to continue to use the old Align setting (strength setting) to start motor<br>after the end of the AlignHold process. The default value is 1.<br>0: RiesEtep1 duty begins from (StrUby+2).<br>1: RiseStep1 duty begins from (StrUby+2).<br>1: RiseStep1 duty begins from (StrUby+2).<br>1: RiseStep1 duty bereduced to avoid over-current or current fimit protection will oc | 0x25             | Bit[6:5] | SmoothSel<br>[1:0] | After the system has entered sensorless control mode, if the jitter of the ZC signal is too large, the system will consider this abnormal and will transition to the stall protection mode.<br>SmoothSel [1:0] sets the ZC jitter range.                                                                                                                                                                                                                                                                                                                                                                                                  | 0xC0             |
| Bit[3]         RiseStep1<br>[8]         MSB of RiseStep1 (first byte is 0x23 Bit[7:0])           Bit[2:1]         AlignHold<br>[9:8]         2 MSBs of AlignHold. The units of AlignHold are milliseconds. The default value is 0.           Bit[0]         AlignHold<br>[9:8]         MSB of AlignStep (first byte is 0x21 Bit[7:0])           Bit[7]         FallStep2<br>[8]         MSB of FallStep2 (first byte is 0x28 Bit[7:0])           Bit[6]         FallStep1<br>[8]         MSB of FallStep2 (first byte is 0x27 Bit[7:0])           Bit[6]         FallStep1<br>[2:0]         MSB of FallStep2 (first byte is 0x27 Bit[7:0])           Bit[5:3]         SSWDegree<br>[2:0]         Set the soft-switch angle parameter. The larger the SSWDegree value, the shorter<br>the relative floating time angle will be.           Bit[2]         High-Side MOS         1: positive logic<br>0: negative logic           0: negative logic         0: negative logic         0: negative logic           0: RiseStep1 duty begins from (StrDuty+2).         1: RiseStep1 duty begins from (StrDuty+2).         0x1E           Bit[0]         OCCPSel         PT2502 detects the current thru motors and MOS drives by sensing the voltage<br>across the RF pin resistor. When the voltage exceeds a set value, PT2502 PWM<br>duty will be reduced to avoid over-current or current climit protection will occur.         OCPselect selects the reaction time during the periods of reducing will becurre is no electronic noise generated by OCP.           0x27         Bit[7:0]         FallStep1                                                                                                                                                                                                                                              |                  | Bit[4]   | RiseStep2<br>[8]   | MSB of RiseStep2 (first byte is 0x24 Bit[7:0])                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  |
| Bit[2:1]         AlignHold<br>[9:8]         2 MSBs of AlignHold. The units of AlignHold are milliseconds. The default value is 0.           Bit[0]         AlignStep<br>[8]         MSB of AlignStep (first byte is 0x21 Bit[7:0])         MSB of AlignStep (first byte is 0x28 Bit[7:0])           Bit[7]         FallStep2<br>[8]         MSB of FallStep2 (first byte is 0x27 Bit[7:0])         MSB of FallStep1 (first byte is 0x27 Bit[7:0])         MSB of PallStep1 (first byte is 0x27 Bit[7:0]         MSE of PallStep1 (first byte is 0x27 Bit[7:0]                                                                                          |                  | Bit[3]   | RiseStep1<br>[8]   | MSB of RiseStep1 (first byte is 0x23 Bit[7:0])                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  |
| Bit[0]         AlignStep<br>[8]         MSB of AlignStep (first byte is 0x21 Bit[7:0])           Bit[7]         FallStep2<br>[8]         MSB of FallStep2 (first byte is 0x28 Bit[7:0])           Bit[6]         FallStep1<br>[8]         MSB of FallStep1 (first byte is 0x27 Bit[7:0])           Bit[6]         FallStep1<br>[2:0]         MSB of FallStep1 (first byte is 0x27 Bit[7:0])           Bit[5:3]         SSWDegree<br>[2:0]         Set the soft-switch angle parameter. The larger the SSWDegree value, the shorter<br>the relative floating time angle will be.<br>High side MOS polarity (default is 1).<br>1: positive logic<br>0: negative logic         1: positive logic           Bit[1]         ContHoldDuty         Select whether to continue to use the old Align setting (strength setting) to start motor<br>after the end of the AlignHold process. The default value is 1.<br>0: RiseStep1 duty begins from HoldTime duty after the end of the HoldTime process.         0x1E           Bit[0]         OCPSel         PT2502 detects the current thru motors and MOS drives by sensing the voltage<br>across the RF pin resistor. When the voltage exceeds a set value, PT2502 PWM<br>duty will be reduced to avoid over-current or current limit protection will occur.<br>OCPSelect selects the reaction time during the periods of reducing PWM duty. The<br>default value is 0.<br>1: reaction time is 20KHz (0.5us). The fast response setting may generate electrical<br>noise.<br>0: If the reaction time is one electrorical cycle (or ZC period), the reaction becomes<br>slow and there is no electronic noise generated by OCP.         0x32 <b>0x27</b> Bit[7:0]         FallStep1<br>[7:0]         Reduce by 1/128 PWM duty for e                                                                           |                  | Bit[2:1] | AlignHold<br>[9:8] | 2 MSBs of AlignHold. The units of AlignHold are milliseconds. The default value is 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                  |
| Bit[7]         FallStep2<br>[8]         MSB of FallStep2 (first byte is 0x28 Bit[7:0])           Bit[6]         FallStep1<br>[8]         MSB of FallStep2 (first byte is 0x27 Bit[7:0])           Bit[6]         FallStep1<br>[8]         MSB of FallStep1 (first byte is 0x27 Bit[7:0])           Bit[5:3]         SSWDegree<br>[2:0]         Set the soft-switch angle parameter. The larger the SSWDegree value, the shorter<br>the relative floating time angle will be.           Bit[2]         High-Side MOS         High side MOS polarity (default is 1).         1: positive logic           0: negative logic         Select whether to continue to use the old Align setting (strength setting) to start motor<br>after the end of the AlignHold process. The default value is 1.         0: RiseStep1 duty begins from (StrDuty+2).           1: RiseStep1 duty begins from HoldTime duty after the end of the HoldTime process.         PT2502 detects the current thru motors and MOS drives by sensing the voltage<br>across the RF pin resistor. When the voltage exceeds a set value, PT2502 PWM<br>duty will be reduced to avoid over-current or current limit protection will occur.<br>OCPselect selects the reaction time during the periods of reducing PWM duty. The<br>default value is 0.           1: reaction time is 20KHz (0.5us). The fast response setting may generate electrical<br>noise.         0: If the reaction time is one electrical cycle (or ZC period), the reaction becomes<br>slow and there is no electronic noise generated by OCP.         0x32           0x28         Bit[7:0]         FallStep1<br>[7:0]         Reduce by 1/128 PWM duty for every FallStep1 millisecond in the first speed<br>re                                                                                                 | -                | Bit[0]   | AlignStep<br>[8]   | MSB of AlignStep (first byte is 0x21 Bit[7:0])                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  |
| Bit[6]         FallStep1<br>[8]         MSB of FallStep1 (first byte is 0x27 Bit[7:0])         MSB of FallStep1 (first byte is 0x27 Bit[7:0])           Bit[5:3]         SSWDegree<br>[2:0]         Set the soft-switch angle parameter. The larger the SSWDegree value, the shorter<br>the relative floating time angle will be.         High side MOS polarity (default is 1).         High side MOS polarity (default is 1).         High side MOS polarity (default is 1).         Set the soft-switch logic<br>0: negative logic         Set extreme the ord of the AlignHold process. The default value is 1.         Set the soft wether to continue to use the old Align setting (strength setting) to start motor<br>after the end of the AlignHold process. The default value is 1.         Ox1E           Bit[1]         ContHoldDuty         Setep1 duty begins from (StrDuty+2).         The Reset the recent thru motors and MOS drives by sensing the voltage<br>across the RF pin resistor. When the voltage exceeds a set value, PT2502 PWM<br>duty will be reduced to avoid over-current or current limit protection will occur.<br>OCPselect selects the reaction time during the periods of reducing PWM duty. The<br>default value is 0.         The reaction time is 20KHz (0.5us). The fast response setting may generate electrical<br>noise.         The reaction time is one electrical cycle (or ZC period), the reaction becomes<br>slow and there is no electronic noise generated by OCP.         Ox32           0x28         Bit[7:0]         FallStep1<br>[7:0]         Reduce by 1/128 PWM duty for every FallStep2 millisecond in the second speed<br>reducing slope section.         Ox44                                                                                                                           |                  | Bit[7]   | FallStep2<br>[8]   | MSB of FallStep2 (first byte is 0x28 Bit[7:0])                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  |
| Bit[5:3]         SSWDegree<br>[2:0]         Set the soft-switch angle parameter. The larger the SSWDegree value, the shorter<br>the relative floating time angle will be.           Bit[2]         High-Side MOS         High side MOS polarity (default is 1).<br>1: positive logic<br>0: negative logic         1: positive logic<br>0: negative logic         0: negative logic                                                                                                                                                                                                                                                   |                  | Bit[6]   | FallStep1<br>[8]   | MSB of Fallstep1 (first byte is 0x27 Bit[7:0])                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  |
| Bit[2]         High side MOS         Select whether to continue to use the old Align setting (strength setting) to start motor<br>after the end of the AlignHold process. The default value is 1.<br>0: RiseStep1 duty begins from (StrDuty+2).<br>1: RiseStep1 duty begins from HoldTime duty after the end of the HoldTime process.         0x1E           Bit[1]         ContHoldDuty         Select whether to continue to use the old Align setting (strength setting) to start motor<br>after the end of the AlignHold process. The default value is 1.<br>0: RiseStep1 duty begins from (StrDuty+2).<br>1: RiseStep1 duty begins from HoldTime duty after the end of the HoldTime process.         0x1E           Bit[0]         OCPSeI         PT2502 detects the current thru motors and MOS drives by sensing the voltage<br>across the RF pin resistor. When the voltage exceeds a set value, PT2502 PWM<br>duty will be reduced to avoid over-current or current limit protection will occur.<br>OCPselect selects the reaction time during the periods of reducing PWM duty. The<br>default value is 0.<br>1: reaction time is 20KHz (0.5us). The fast response setting may generate electrical<br>noise.<br>0: If the reaction time is one electrical cycle (or ZC period), the reaction becomes<br>slow and there is no electronic noise generated by OCP.         0x32           0x27         Bit[7:0]         FallStep1<br>[7:0]         Reduce by 1/128 PWM duty for every FallStep1 millisecond in the first speed<br>reducing slope section.         0x32           0x28         Bit[7:0]         FallStep2<br>[7:0]         Reduce by 1/128 PWM duty for every FallStep2 millisecond in the second speed<br>reducing slope section.         0x64                                                                                  |                  | Bit[5:3] | SSWDegree<br>[2:0] | Set the soft-switch angle parameter. The larger the SSWDegree value, the shorter the relative floating time angle will be.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |
| 0x26         Bit[1]         ContHoldDuty         Select whether to continue to use the old Align setting (strength setting) to start motor<br>after the end of the AlignHold process. The default value is 1.<br>0: RiseStep1 duty begins from (StrDuty+2).<br>1: RiseStep1 duty begins from HoldTime duty after the end of the HoldTime process.         0x1E           Bit[0]         PT2502 detects the current thru motors and MOS drives by sensing the voltage<br>across the RF pin resistor. When the voltage exceeds a set value, PT2502 PWM<br>duty will be reduced to avoid over-current or current limit protection will occur.<br>OCPselect selects the reaction time during the periods of reducing PWM duty. The<br>default value is 0.<br>1: reaction time is 20KHz (0.5us). The fast response setting may generate electrical<br>noise.<br>0: If the reaction time is one electrical cycle (or ZC period), the reaction becomes<br>slow and there is no electronic noise generated by OCP.         0x32           0x28         Bit[7:0]         FallStep1<br>[7:0]         Reduce by 1/128 PWM duty for every FallStep2 millisecond in the second speed<br>reducing slope section.         0x64                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  | Bit[2]   | High-Side MOS      | High side MOS polarity (default is 1).<br>1: positive logic<br>0: negative logic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |
| 0x27       Bit[7:0]       FallStep1<br>[7:0]       FallStep1<br>[7:0]       Reduce by 1/128 PWM duty for every FallStep2 millisecond in the second speed<br>reducing slope section.       0x28       Bit[7:0]       FallStep2<br>[7:0]       Reduce by 1/128 PWM duty for every FallStep2 millisecond in the second speed<br>reducing slope section.       0x64                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x26             | Bit[1]   | ContHoldDuty       | Select whether to continue to use the old Align setting (strength setting) to start motor after the end of the AlignHold process. The default value is 1.<br>0: RiseStep1 duty begins from (StrDuty+2).                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x1E             |
| 0x27       Bit[7:0]       FallStep1<br>[7:0]       Reduce by 1/128 PWM duty for every FallStep1 millisecond in the first speed<br>reducing slope section.       0x32         0x28       Bit[7:0]       FallStep2<br>[7:0]       Reduce by 1/128 PWM duty for every FallStep2 millisecond in the second speed<br>reducing slope section.       0x64                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                  | Bit[0]   | OCPSel             | <ul> <li>PT2502 detects the current thru motors and MOS drives by sensing the voltage across the RF pin resistor. When the voltage exceeds a set value, PT2502 PWM duty will be reduced to avoid over-current or current limit protection will occur.</li> <li>OCPselect selects the reaction time during the periods of reducing PWM duty. The default value is 0.</li> <li>1: reaction time is 20KHz (0.5us). The fast response setting may generate electrical noise.</li> <li>0: If the reaction time is one electrical cycle (or ZC period), the reaction becomes slow and there is no electronic noise generated by OCP.</li> </ul> |                  |
| 0x28         Bit[7:0]         FallStep2<br>[7:0]         Reduce by 1/128 PWM duty for every FallStep2 millisecond in the second speed<br>reducing slope section.         0x64                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x27             | Bit[7:0] | FallStep1<br>[7:0] | Reduce by 1/128 PWM duty for every FallStep1 millisecond in the first speed reducing slope section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x32             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x28             | Bit[7:0] | FallStep2<br>[7:0] | Reduce by 1/128 PWM duty for every FallStep2 millisecond in the second speed reducing slope section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0x64             |



| Address<br>(Hex) | Bits     | Register                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Default<br>(Hex) |
|------------------|----------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
|                  | Bit[7]   | EnOVP                   | Enable OVP function. The default value is 0.<br>1: Over voltage protection enabled. The system enters Lock-On stage when the<br>detected voltage is over the setting value.<br>0: Disable the over-voltage protection function.                                                                                                                                                                                                                                                                               |                  |
| 0x29             | Bit[6:4] | BrakeEndSet<br>[2:0]    | Set ZC stop duration according to the stop phenomena for the headwind brake<br>condition. The default value is 3.<br>0: 7.8ms<br>1: 15.6ms<br>2: 23.4ms<br>3: 31.2ms<br>4: 39ms<br>5: 46.8ms<br>6: 54.6ms<br>7: 70.2ms<br>Follows the Alignment procedure after the start up.                                                                                                                                                                                                                                 | 0x33             |
|                  | Bit[3:0] | [3:0]                   | The dead time unit is one clock-cycle (0.39µs) and the default value is 3.                                                                                                                                                                                                                                                                                                                                                                                                                                    |                  |
| 0x2A             | Bit[7:0] | FallSet1<br>[7:0]       | Use the second decreased slope from this segment set value connected to the two different slopes of the decreased PWM duty process.                                                                                                                                                                                                                                                                                                                                                                           | 0x28             |
| 0x2B             | Bit[7:0] | FallSet2[7:0]           | PWM duty will be changed to free wheeling duty setting (6 Power MOS off) if the<br>PWMOFF or FWR reverse command is executed in the operation mode.                                                                                                                                                                                                                                                                                                                                                           | 0x12             |
| 0x2C             | Bit[7:5] | OCP_BlankWidth<br>[2:0] | PWM switching may generate surge or jitter signals, and the use of the external low pass filter to filter those signals or internal control to avoid this switching time may be required to ensure the reading of the correct the OCP signal. The OCP_BlankWidth parameter specifies this switching signal avoidance time. The time period may be set from 0 to 4 clock-cycles (each clock-cycle is 0.39µs). When the time period is set to 0, the OCP blanking function is disabled. The default value is 4. | 0x8F             |
|                  | Bit[4:0] | ZCTarget<br>[4:0]       | Set the number of the read ZC signals to allow the system enter closed loop mode in the startup process. The recommended value is 10–15 and the default value is 15.                                                                                                                                                                                                                                                                                                                                          |                  |
| 0x2D             | Bit[7:0] | ZCCntMn<br>[7:0]        | After entering sensorless mode, if ZC signal time is too short, the system determines the ZC is abnormal and the system enters stall protection mode. ZCCntMn is the shortest ZC time period (unit: clock-cycle = $0.39\mu$ s).                                                                                                                                                                                                                                                                               | 0xC8             |
| 0x2E             | Bit[7:6] | DigitalFilter<br>[9:8]  | 2 MSBs of DigitalFilter (first byte is 0x2F BIT[7:0])                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x00             |
| •                | Bit[5:0] | ZCCntMn<br>[13:8]       | 6 MSBs of ZCCntMn (first byte is 0x2D BIT[7:0])                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                  |
| 0x2F             | Bit[7:0] | DigitalFilter<br>[7:0]  | Set the digital filter (de-glitch) duty width for ZC signal. The unit is one clock-cycle $(0.39\mu s)$ and the default is 192.                                                                                                                                                                                                                                                                                                                                                                                | 0xC0             |
| 0x30             | Bit[7:0] | FilterDelay<br>[7:0]    | This parameter is a corresponding delay time value caused by "external circuit filter<br>capacitor" and "digital filter." Once the FilterDelay value is optimized, the current                                                                                                                                                                                                                                                                                                                                | 0xB8             |
| 0x31             | Bit[7:0] | FilterDelay<br>[15:8]   | waveform is symmetrical, ZC will be more stable, and the controller's efficiency will be the best. The unit is one clock-cycle ( $0.39\mu$ s) and the default value is 3000.                                                                                                                                                                                                                                                                                                                                  | 0x0B             |
| 0x32             | Bit[7:0] | MinDuty<br>[7:0]        | The minimum PWM duty is limited to 1/128 duty. The maximum setting value is 64/128.<br>When the input PWM duty is less than MinDuty, this is equivalent to asserting the PWMOFF command. The default value is 5.                                                                                                                                                                                                                                                                                              | 0x05             |
| 0x33             | Bit[7:4] | StartTimeLimit<br>[3:0] | This parameter specifies the time limitation to allow the control system to enter the sensorless loop in the motor startup process. The unit is seconds and the default value is 5. The limitation time range is from 1 to 15 seconds. If the control system does not enter sensorless mode in the limit time set by the parameter, the system will enter the stall protection (lock-on state).                                                                                                               | 0x55             |
|                  | Bit[3:0] | [3:0]                   | seconds and the default value is 5. The waiting time range is from 1 to 15 seconds.                                                                                                                                                                                                                                                                                                                                                                                                                           |                  |





| Address<br>(Hex) | Bits     | Register                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Default<br>(Hex) |
|------------------|----------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0x34             | Bit[7:0] | DeadLock<br>[7:0]          | Set how many times the lock-on state happens before the system enters dead lock status. The unit is lock-on count. After lock-on stall happens the number of times specified by DeadLock[7:0], the system will lock the motor. The motor must be unplugged and then re-plugged to the power supply to release the lock-on state.                                                                                                                                                                | 0x14             |
| 0x35             | Bit[7:0] | StartStep1<br>[7:0]        | Set the step change time to force the motor to rotate before the correct ZC happens in the startup process.                                                                                                                                                                                                                                                                                                                                                                                     | 0xE8             |
| 0x36             | Bit[7]   | EnSpdCtrl                  | <ul> <li>Enable PWM-Duty Speed Control (default value is 0). This function is active when EnFreqSpd is set to 0 first.</li> <li>1: The set speed command PWMIN is controlled by duty cycle.</li> <li>0: When EnFreqSpd is set to 0 first, PWMIN uses the original command.</li> </ul>                                                                                                                                                                                                           | 0x03             |
|                  | Bit[6]   | [8]<br>StartStep1          | MSB of DeadLock (first byte is 0x34 Bit[7:0])                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                |
| 0x37             | Bit[7:0] | [13:8]<br>StartStep2       | Set the step change time for the forcing motor to rotate when there are ZC signals but                                                                                                                                                                                                                                                                                                                                                                                                          | 0x20             |
| 0x38             | Bit[7:6] | [7:0]<br>ShortNum<br>[1:0] | <ul> <li>they do not meet the sensorless closed-loop condition in the startup process.</li> <li>Set the number of consecutive ZC signals in a short time to determine whether the motor is in stall state. If the frequency of the ZC signal is too high in a short time, the motor may sometimes be disturbed.</li> <li>0: disable and do not judge</li> <li>1: detect ZC signal once</li> <li>2: detect two consecutive ZC signals</li> <li>3: detect three consecutive ZC signals</li> </ul> | 0xC3             |
|                  | Bit[5:0] | StartStep2<br>[13:8]       | 6 MSBs of StartStep2 (first byte is 0x37 Bit[7:0])                                                                                                                                                                                                                                                                                                                                                                                                                                              |                  |
| 0x39             | Bit[7:6] | LowFreqthd                 | Low Frequency Threshold is the lowest frequency limit for the frequency speed<br>control command input. When the input of control frequency is less than the<br>LowFreqThd value, the Frequency is set to OFF. The default value is 1.<br>0: 1Hz<br>1: 5Hz<br>2: 10Hz<br>3: 20Hz                                                                                                                                                                                                                | 0x41             |
|                  | Bit[5:4] | WaitTime<br>[9:8]          | 2 MSBs of WaitTime (first byte is 0x3A Bit[7:0])                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |
|                  | Bit[3:0] | FrFloating<br>[3:0]        | Set the buffer time for the system to be read to start the motor in the opposite direction when fans coast down to almost completely stopped and there is no ZC signal change in 0.3 sec after the FWR reverse command and Fallset2 are finished.                                                                                                                                                                                                                                               |                  |
| 0x3A             | Bit[7:0] | WaitTime<br>[7:0]          | PT2502 uses square wave control (120 degree control) during start-up stage. This parameter is to set the delay time for the system control to enter the sensorless control of trapezoidal waveform and the purpose is to allow sensorless control to be more stable.<br>The unit per step for WaitTime is 32ms and the default value is 13 (416ms).                                                                                                                                             | 0x0D             |
| 0x3B             | Bit[7]   | EnFreqSpd                  | <ul><li>Enable Frequency Speed Control and the default is 0. This is the highest priority control command.</li><li>1: Set input frequency for the speed control command</li><li>0: Set speed control or duty cycle command using original PWM Duty command</li></ul>                                                                                                                                                                                                                            | 0x03             |
|                  | Bit[6:0] | StrDuty<br>[6:0]           | Set the initial force in order to overcome the static friction of the motor. In the Alignment and Startup process this parameter will be used. The unit is 1/128 PWM duty and the default value is 3.                                                                                                                                                                                                                                                                                           |                  |
|                  | Bit[7:6] | PreMUXTime<br>[1:0]        | Set the period to check U, V, W-phase in turns and this parameter is used to determine the rotation direction of motor (clockwise or reverse). The default value is 2.                                                                                                                                                                                                                                                                                                                          |                  |
| 0x3C             | Bit[5:0] | AlignDuty<br>[5:0]         | Set the maximum align force and the unit is 1/128 PWM duty. The maximum value is 31/128 PWM duty. The default is 6.                                                                                                                                                                                                                                                                                                                                                                             | Ux86             |



| Address<br>(Hex) | Bits     | Register               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                              | Default<br>(Hex) |
|------------------|----------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0x3D             | Bit[7:0] | MaxDuty<br>[7:0]       | Limit the maximum duty value of PWMIN and the unit is 1/128 PWM duty. The minimum setting is 64/128. When the input PWM duty is greater than the maxDuty, the output value is maxDuty. The default value is 128.                                                                                                                                                                                                                                         | 0x80             |
| 0x3E             | Bit[7]   | Div4                   | Input Frequency Divided by 4 and the default value is 0.<br>1: The input frequency is four times the FG output frequency<br>0: The input frequency is equal to the FG output frequency                                                                                                                                                                                                                                                                   | 0x7F             |
|                  | Bit[6:0] | BrakeCountSet<br>[6:0] | Set interval (floating state) between the motor brake points. The interval value is BrakeClkSel multiples $(1 - 127)$ and the default value is 127.                                                                                                                                                                                                                                                                                                      |                  |
| 0x3F             | Bit[7:0] | PreCheckTime<br>[7:0]  | Set maximum time for PreCheck program in the headwind and downwind.                                                                                                                                                                                                                                                                                                                                                                                      | 0x7C             |
| 0x40             | Bit[7:6] | FGLSel<br>[1:0]        | <ul> <li>Set FG output frequency (units in Hz). The default value is 1.</li> <li>0: FG output frequency is equal to FG divided by</li> <li>1: The normal frequency output, i.e. if the motor has 8 poles, the rotational speed is (15 x FG frequency) RPM</li> <li>2: FG output frequency is equal to 2 x FG</li> <li>3: FG output frequency is equal to 3 x FG</li> </ul>                                                                               | 0x41             |
|                  | Bit[5:0] | PreCheckTime<br>[13:8] | 6 MSBs of PreCheckTime (first byte is 0x3F Bit[7:0])                                                                                                                                                                                                                                                                                                                                                                                                     |                  |
| 0x41             | Bit[7:6] | BrakeClkSel<br>[1:0]   | When the system detects headwind condition, PT2502 will first brake and re-start.<br>The braking method is by "pumping," where each successive braking period is<br>longer than the previous one, e.g. the first braking period is 1ms, the second is 2ms,<br>the third time is 3ms, and so on until the motor stops. BrakeClKSel is set to the<br>braking period unit time. The default value is 1 (500µs).<br>0: 100µs<br>1: 500µs<br>2: 1ms<br>3: 2ms | 0x7C             |
|                  | Bit[5:0] | Reserved               | -                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |
| 0x42             | Bit[7:0] | Reserved               | -                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x88             |
| 0x43             | Bit[7:0] | Reserved               | -                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x88             |
| 0x44             | Bit[7:0] | Reserved               | -                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0xF0             |
| 0x45             | Bit[7:0] | ZcTooLong<br>[7:0]     | The system enters the stall protection mode if the ZC signal is too long and system has determined that the motor is not operating normally after the system has entered sensorless control loop. Set the maximum waiting time for ZC signal.                                                                                                                                                                                                            | 0xC8             |
|                  | Bit[7:4] | ZcTooLong<br>[11:8]    | 4 MSBs of ZcTooLong (first byte is 0x45 Bit[7:0])                                                                                                                                                                                                                                                                                                                                                                                                        |                  |
|                  | Bit[3]   | EnPreCheck             | The default value is 1.<br>1: Enable headwind/downwind detect program<br>0: Disable headwind/downwind detect program                                                                                                                                                                                                                                                                                                                                     |                  |
| 0x46             | Bit[2:0] | SpdSel<br>[2:0]        | FG frequency selection range in PWM-Duty control speed command (default value<br>is 3).<br>0: 16Hz<br>1: 32Hz<br>2: 64Hz<br>3: 128Hz<br>4: 256Hz<br>5: 512Hz<br>6: 1024Hz<br>7: 2048Hz                                                                                                                                                                                                                                                                   | 0x0B             |
| 0x47             | Bit[7:0] | ZClgnoreTime<br>[7:0]  | The parameter is a fixed time value in ST1 and ST2 equations and the unit is one clock-cycle (0.39µs). The default value is 640.                                                                                                                                                                                                                                                                                                                         | 0x80             |



| Address<br>(Hex)  | Bits     | Register               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Default<br>(Hex) |
|-------------------|----------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0x48              | Bit[7:6] | HysterSel<br>[1:0]     | <ul> <li>PT2502 provides constant speed control (closed loop speed control) and command inputs may be frequency (also known as Clock), PWM duty, or VSP voltage. These inputs all need the delay hysteresis parameter.</li> <li>For frequency command or PWM-Duty command inputs while under constant speed control, the hysteresis angle selection options are below. The default value is 1.</li> <li>0: No hysteresis</li> <li>1: Hysteresis 0.23°</li> <li>2: Hysteresis 0.47°</li> <li>3: Hysteresis 0.94°</li> </ul> | 0x42             |
|                   | Bit[5:0] | ZCIgnoreTime<br>[13:8] | 6 MSBs of the ZCIgnoreTime (first byte is 0x47 Bit[7:0])                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  |
| 0x49 <sup>-</sup> | Bit[7:4] | Reserved               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  |
|                   | Bit[3]   | ZCIgnoreSelect         | Reading the ZC signal in the interval (ST) when the motor commutation and ZC signal is unstable should be avoided. The time specified by the ST parameter should be changed for different fan speeds or different motors. If the ST time is set to be too short, the ZC judgment may be affected. If the ST time is too long, the ZC detection time may be shortened. PT2502 provides two options to set the ST time and the default value is 0.                                                                           |                  |
|                   | Bit[2:0] | ZCIgnorePhase<br>[2:0] | This parameter is the selection angle in ST2 equation. The default value is 1 (3.75°).<br>0: 1.875°<br>1: 3.75°<br>2: 7.5°<br>3: 11.25°<br>4: 15°<br>5: 18.75°<br>6: 20.625°<br>7: 22.5°                                                                                                                                                                                                                                                                                                                                   | 0x01             |



## **ABSOLUTE MAXIMUM RATINGS**

| Parameter                   | Symbol           | Min   | Max. | Unit |
|-----------------------------|------------------|-------|------|------|
| VDD supply voltage          | Vм               | 5     | 28   | V    |
| Input pin withstand voltage | -                | - 0.3 | 6    | V    |
| Operating temperature       | TA               | - 40  | +85  | °C   |
| Storage temperature         | T <sub>STG</sub> | - 40  | +150 | °C   |

## **ELECTRICAL CHARACTERISTIC**

 $(V_{DD} = 12.0 \text{ V}, \text{ SGND} = V_{SS}, \text{ T} = 27^{\circ}\text{C}$  unless otherwise specified)

| Parameter                                      | Symbol             | Conditions                               | Min  | Тур   | Max  | Unit |  |
|------------------------------------------------|--------------------|------------------------------------------|------|-------|------|------|--|
| General                                        |                    |                                          |      |       |      |      |  |
| VDD supply voltage                             | Vdd                | VDD input                                | 6.0  | 12    | 24   | V    |  |
| Power supply current                           | ldd                | VDD = 12V                                | -    | 5     | -    | mA   |  |
| Regulator output voltage                       | $V_{REG}$          |                                          | 4.75 | 5     | 5.25 | V    |  |
| Regulator output current                       | I <sub>REG</sub>   |                                          | -    | 20    | -    | mA   |  |
| Pin parameter setting                          |                    |                                          |      |       |      |      |  |
| Over current protection voltage                | VOCP               | RF pin                                   | -    | 0.3   | -    | V    |  |
| External oscillator                            | Fosc_1ĸ            | OSC_C=470pF                              | -    | 1     | -    | KHz  |  |
| External oscillator frequency<br>range         | Fosc_c             | OSC_C pin                                | 0.1  | -     | 10   | KHz  |  |
| Operation Characteristics                      |                    |                                          |      |       |      |      |  |
| PWM switching frequency                        | Fsw                |                                          | -    | 20    | -    | KHz  |  |
| I/O interface                                  |                    |                                          |      |       |      |      |  |
| Logic output high level                        | Vон                | UVWL, UVWH, RD, FG                       | 4.0  | 4.5   | 5.5  | V    |  |
| Logic output low level                         | V <sub>OL</sub>    | UVWL, UVWH, RD, FG                       | -    | 0     | 0.3  | V    |  |
| Logic input pull high current                  | ISOURCE            | FR                                       | -    | -     | 10   | μA   |  |
| RSEN internal pull high resistance             | Rsen               | RSEN pin,<br>Connect to V <sub>REG</sub> | -    | 47    | -    | KΩ   |  |
| VSP DC for control range                       | VSPDC              | DC input (VSP pin)                       | 0.3  |       | 3.0  | V    |  |
| VSP input high level for PWM                   | <b>VSP</b> H       | PWM input (VSP pin)                      | 3.3  | -     | -    | V    |  |
| VSP input low level for PWM                    | VSP∟               | PWM input (VSP pin)                      | -    | -     | 0.3  | V    |  |
| VSP input frequency range for<br>PWM           | VSP <sub>F</sub>   | PWM input (VSP pin)                      | 15   | -     | 25   | KHz  |  |
| Parameter setting                              |                    |                                          |      |       |      |      |  |
| Over temperature protection<br>trigger voltage | Votp               | RSEN pin                                 | -    | 0.6   | -    | V    |  |
| Over temperature protection release voltage    | $V_{REL}$          | RSEN pin                                 | -    | 1.2   | -    | V    |  |
| Over voltage protection HIGH voltage level*    | OVPVTH             | OVP pin                                  | -    | 3.0   | -    | V    |  |
| Over voltage protection LOW voltage level*     | OVP <sub>VTL</sub> | OVP pin                                  | -    | 1.125 | -    | V    |  |

\*OVP<sub>VTH</sub>, OVP<sub>VTL</sub> are adjustable via I<sup>2</sup>C interface. Parameter setting details are described in the Over Voltage Protection section.



## **APPLICATION EXAMPLES**

#### 12V-24V / 10W-30W



#### BOM of PT2502 + SOP8 PNMOS for 24V

| Component  | Size       | Value           | Note | Component     | Size | Value       | Note |
|------------|------------|-----------------|------|---------------|------|-------------|------|
| U1         | SSOP28_150 | PT2502          |      | R1, R2, R3    | 0805 | 33K – 68K   |      |
| M1, M2, M3 | SOP8       | PNMOS           |      | R4            | 0805 | 10K         |      |
| Q7, Q8, Q9 | SOT23      | NMOS(2N7002)    |      | R5            | 0805 | 100K        |      |
| ZD1        | D1206      | ZD15V           |      | R6            | 0805 | NTC (TBD)   |      |
| C1         | 0805       | 100pF – 10nF    |      | R7            | 0805 | 100K        |      |
| C2         | 0805       | 1nF             |      | R10           | 0805 | 100R – 2.2K |      |
| C3, C4, C5 | 0805       | 1nF – 100nF     |      | R11, R12, R13 | 0805 | 390         |      |
| C6         | 0805       | 1µF             |      | R14, R15, R16 | 0805 | 390         |      |
| C7         | 0805       | 100nF / 25V     |      | R20, R21      | 1812 | 0.22        |      |
| C8         | 1206       | 1µF / 25V       |      |               |      |             |      |
| C10        | 1206       | 10µF / 25V (NC) |      |               |      |             |      |
| C11        | DIP        | 100µF / 25V     |      |               |      |             |      |



PT2502

#### 12V-24V/20W-50W



#### BOM of PT2502 + PMOS & NMOS for 24V

| Component     | Size       | Value           | Note | Component     | Size | Value       | Note |
|---------------|------------|-----------------|------|---------------|------|-------------|------|
| U1            | SSOP28_150 | PT2502          |      | R1, R2, R3    | 0805 | 33K – 68K   |      |
| Q1, Q3, Q5    | TO252      | PMOS            |      | R4            | 0805 | 10K         |      |
| Q2, Q4, Q6    | TO252      | NMOS            |      | R5            | 0805 | 100K        |      |
| Q7, Q8, Q9    | SOT23      | NMOS(2N7002)    |      | R6            | 0805 | NTC (TBD)   |      |
| Q10, Q11, Q12 | SOT23      | NPN(3904)       |      | R7            | 0805 | 100K        |      |
| ZD1           | D1206      | ZD15V           |      | R10           | 0805 | 100R – 2.2K |      |
| C1            | 0805       | 100pF – 10nF    |      | R11, R12, R13 | 0805 | 10K         |      |
| C2            | 0805       | 1nF             |      | R14, R15, R16 | 0805 | 10K         |      |
| C3, C4, C5    | 0805       | 1nF – 100nF     |      | R17, R18, R19 | 0805 | 1K          |      |
| C6            | 0805       | 1µF             |      | R20, R21      | 1812 | 0.22        |      |
| C7            | 0805       | 100nF / 25V     |      |               |      |             |      |
| C8            | 1206       | 1µF / 25V       |      |               |      |             |      |
| C10           | 1206       | 10µF / 25V (NC) |      |               |      |             |      |
| C11           | DIP        | 100µF / 25V     |      |               |      |             |      |



PT2502

#### 100V-400V / 20W-250W



#### BOM of PT2502 + PT5617 + NMOS for 400V

| Component     | Size       | Value              | Note | Component     | Size | Value       | Note |
|---------------|------------|--------------------|------|---------------|------|-------------|------|
| U1            | SSOP28_150 | PT2502             |      | C31, C32, C33 | 1206 | 2.2µF / 25V |      |
| Q1 ~ Q6       | TO252      | NMOS/600V          |      | C34           | 1206 | 1µF / 25V   |      |
| D31, D32, D33 | 1206       | DHE1J              |      | R1, R2, R3    | 0805 | 33K – 68K   |      |
| ZD1           | D1206      | ZD15V              |      | R4            | 0805 | 10K         |      |
| C1            | 0805       | 100pF – 10nF       |      | R5            | 0805 | 100K        |      |
| C2            | 0805       | 1nF                |      | R6            | 0805 | NTC (TBD)   |      |
| C3, C4, C5    | 0805       | 1nF – 100nF        |      | R7            | 0805 | 100K        |      |
| C6            | 0805       | 1µF                |      | R10           | 0805 | 100R – 2.2K |      |
| C7            | 0805       | 100nF / 25V        |      | R11 ~ R16     | 0805 | 100         |      |
| C8            | 1206       | 1µF / 25V          |      | R20, R21      | 1812 | 2           |      |
| C10           | 1206       | 10µF / 25V<br>(NC) |      | R30           | 0805 | 100         |      |
| C11           | DIP        | 100µF / 25V        |      | R31, R32, R33 | 0805 | 100         |      |
| C30           | 1206       | 1µF / 25V          |      |               |      |             |      |



# PACKAGE INFORMATION

28 Pins, SSOP, 150MIL





| Symbol | Min.      | Nom. | Max.  |  |  |
|--------|-----------|------|-------|--|--|
| А      | 1.35      | -    | 1.75  |  |  |
| A1     | 0.10      | -    | 0.25  |  |  |
| b      | 0.20      | -    | 0.30  |  |  |
| С      | 0.10      | -    | 0.25  |  |  |
| D      | 9.80      | 9.90 | 10.00 |  |  |
| е      | 0.635 BSC |      |       |  |  |
| Е      | 5.80      | 6.00 | 6.20  |  |  |
| E1     | 3.80      | 3.90 | 4.00  |  |  |
| L      | 0.40      | -    | 1.27  |  |  |
| θ      | 0°        | -    | 8º    |  |  |

Notes: 1. Refer to JEDEC MO-137 AF



## **IMPORTANT NOTICE**

Princeton Technology Corporation (PTC) reserves the right to make corrections, modifications, enhancements, Improvements, and other changes to its products and to discontinue any product without notice at any time. PTC cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a PTC product. No circuit patent licenses are implied.

Princeton Technology Corp. 2F, 233-1, Baociao Road, Sindian Dist., New Taipei City 23145, Taiwan Tel: 886-2-66296288 Fax: 886-2-29174598 http://www.princeton.com.tw/